mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-28 10:17:47 +07:00
42d068472d
Allow DisplayPort PHYs to be configured through the generic functions through a custom structure added to the generic union. The configuration structure is used for reconfiguration of DisplayPort PHYs during link training operation. The parameters added here are the ones defined in the DisplayPort spec v1.4 which include link rate, number of lanes, voltage swing and pre-emphasis. Add the DisplayPort phy mode to the generic phy_mode enum. Signed-off-by: Yuti Amonkar <yamonkar@cadence.com> Reviewed-by: Maxime Ripard <mripard@kernel.org> Reviewed-by: Jyri Sarha <jsarha@ti.com> Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com>
96 lines
1.8 KiB
C
96 lines
1.8 KiB
C
/* SPDX-License-Identifier: GPL-2.0 */
|
|
/*
|
|
* Copyright (C) 2019 Cadence Design Systems Inc.
|
|
*/
|
|
|
|
#ifndef __PHY_DP_H_
|
|
#define __PHY_DP_H_
|
|
|
|
#include <linux/types.h>
|
|
|
|
/**
|
|
* struct phy_configure_opts_dp - DisplayPort PHY configuration set
|
|
*
|
|
* This structure is used to represent the configuration state of a
|
|
* DisplayPort phy.
|
|
*/
|
|
struct phy_configure_opts_dp {
|
|
/**
|
|
* @link_rate:
|
|
*
|
|
* Link Rate, in Mb/s, of the main link.
|
|
*
|
|
* Allowed values: 1620, 2160, 2430, 2700, 3240, 4320, 5400, 8100 Mb/s
|
|
*/
|
|
unsigned int link_rate;
|
|
|
|
/**
|
|
* @lanes:
|
|
*
|
|
* Number of active, consecutive, data lanes, starting from
|
|
* lane 0, used for the transmissions on main link.
|
|
*
|
|
* Allowed values: 1, 2, 4
|
|
*/
|
|
unsigned int lanes;
|
|
|
|
/**
|
|
* @voltage:
|
|
*
|
|
* Voltage swing levels, as specified by DisplayPort specification,
|
|
* to be used by particular lanes. One value per lane.
|
|
* voltage[0] is for lane 0, voltage[1] is for lane 1, etc.
|
|
*
|
|
* Maximum value: 3
|
|
*/
|
|
unsigned int voltage[4];
|
|
|
|
/**
|
|
* @pre:
|
|
*
|
|
* Pre-emphasis levels, as specified by DisplayPort specification, to be
|
|
* used by particular lanes. One value per lane.
|
|
*
|
|
* Maximum value: 3
|
|
*/
|
|
unsigned int pre[4];
|
|
|
|
/**
|
|
* @ssc:
|
|
*
|
|
* Flag indicating, whether or not to enable spread-spectrum clocking.
|
|
*
|
|
*/
|
|
u8 ssc : 1;
|
|
|
|
/**
|
|
* @set_rate:
|
|
*
|
|
* Flag indicating, whether or not reconfigure link rate and SSC to
|
|
* requested values.
|
|
*
|
|
*/
|
|
u8 set_rate : 1;
|
|
|
|
/**
|
|
* @set_lanes:
|
|
*
|
|
* Flag indicating, whether or not reconfigure lane count to
|
|
* requested value.
|
|
*
|
|
*/
|
|
u8 set_lanes : 1;
|
|
|
|
/**
|
|
* @set_voltages:
|
|
*
|
|
* Flag indicating, whether or not reconfigure voltage swing
|
|
* and pre-emphasis to requested values. Only lanes specified
|
|
* by "lanes" parameter will be affected.
|
|
*
|
|
*/
|
|
u8 set_voltages : 1;
|
|
};
|
|
|
|
#endif /* __PHY_DP_H_ */
|