mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-19 01:17:23 +07:00
30ad29bb48
Currently, code of Loongson-2/3 is under loongson directory and code of Loongson-1 is under loongson1 directory. Besides, there are Kconfig options such as MACH_LOONGSON and MACH_LOONGSON1. This naming style is very ugly and confusing. Since Loongson-2/3 are both 64-bit general- purpose CPU while Loongson-1 is 32-bit SoC, we rename both file names and Kconfig symbols from loongson/loongson1 to loongson64/loongson32. [ralf@linux-mips.org: Resolve a number of simple conflicts.] Signed-off-by: Huacai Chen <chenhc@lemote.com> Cc: Steven J. Hill <Steven.Hill@imgtec.com> Cc: linux-mips@linux-mips.org Cc: Fuxin Zhang <zhangfx@lemote.com> Cc: Zhangjin Wu <wuzhangjin@gmail.com> Cc: Kelvin Cheung <keguang.zhang@gmail.com> Patchwork: https://patchwork.linux-mips.org/patch/9790/ Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
68 lines
2.2 KiB
C
68 lines
2.2 KiB
C
/*
|
|
* Copyright (c) 2014 Zhang, Keguang <keguang.zhang@gmail.com>
|
|
*
|
|
* Loongson 1 MUX Register Definitions.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms of the GNU General Public License as published by the
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
* option) any later version.
|
|
*/
|
|
|
|
#ifndef __ASM_MACH_LOONGSON32_REGS_MUX_H
|
|
#define __ASM_MACH_LOONGSON32_REGS_MUX_H
|
|
|
|
#define LS1X_MUX_REG(x) \
|
|
((void __iomem *)KSEG1ADDR(LS1X_MUX_BASE + (x)))
|
|
|
|
#define LS1X_MUX_CTRL0 LS1X_MUX_REG(0x0)
|
|
#define LS1X_MUX_CTRL1 LS1X_MUX_REG(0x4)
|
|
|
|
/* MUX CTRL0 Register Bits */
|
|
#define UART0_USE_PWM23 (0x1 << 28)
|
|
#define UART0_USE_PWM01 (0x1 << 27)
|
|
#define UART1_USE_LCD0_5_6_11 (0x1 << 26)
|
|
#define I2C2_USE_CAN1 (0x1 << 25)
|
|
#define I2C1_USE_CAN0 (0x1 << 24)
|
|
#define NAND3_USE_UART5 (0x1 << 23)
|
|
#define NAND3_USE_UART4 (0x1 << 22)
|
|
#define NAND3_USE_UART1_DAT (0x1 << 21)
|
|
#define NAND3_USE_UART1_CTS (0x1 << 20)
|
|
#define NAND3_USE_PWM23 (0x1 << 19)
|
|
#define NAND3_USE_PWM01 (0x1 << 18)
|
|
#define NAND2_USE_UART5 (0x1 << 17)
|
|
#define NAND2_USE_UART4 (0x1 << 16)
|
|
#define NAND2_USE_UART1_DAT (0x1 << 15)
|
|
#define NAND2_USE_UART1_CTS (0x1 << 14)
|
|
#define NAND2_USE_PWM23 (0x1 << 13)
|
|
#define NAND2_USE_PWM01 (0x1 << 12)
|
|
#define NAND1_USE_UART5 (0x1 << 11)
|
|
#define NAND1_USE_UART4 (0x1 << 10)
|
|
#define NAND1_USE_UART1_DAT (0x1 << 9)
|
|
#define NAND1_USE_UART1_CTS (0x1 << 8)
|
|
#define NAND1_USE_PWM23 (0x1 << 7)
|
|
#define NAND1_USE_PWM01 (0x1 << 6)
|
|
#define GMAC1_USE_UART1 (0x1 << 4)
|
|
#define GMAC1_USE_UART0 (0x1 << 3)
|
|
#define LCD_USE_UART0_DAT (0x1 << 2)
|
|
#define LCD_USE_UART15 (0x1 << 1)
|
|
#define LCD_USE_UART0 0x1
|
|
|
|
/* MUX CTRL1 Register Bits */
|
|
#define USB_RESET (0x1 << 31)
|
|
#define SPI1_CS_USE_PWM01 (0x1 << 24)
|
|
#define SPI1_USE_CAN (0x1 << 23)
|
|
#define DISABLE_DDR_CONFSPACE (0x1 << 20)
|
|
#define DDR32TO16EN (0x1 << 16)
|
|
#define GMAC1_SHUT (0x1 << 13)
|
|
#define GMAC0_SHUT (0x1 << 12)
|
|
#define USB_SHUT (0x1 << 11)
|
|
#define UART1_3_USE_CAN1 (0x1 << 5)
|
|
#define UART1_2_USE_CAN0 (0x1 << 4)
|
|
#define GMAC1_USE_TXCLK (0x1 << 3)
|
|
#define GMAC0_USE_TXCLK (0x1 << 2)
|
|
#define GMAC1_USE_PWM23 (0x1 << 1)
|
|
#define GMAC0_USE_PWM01 0x1
|
|
|
|
#endif /* __ASM_MACH_LOONGSON32_REGS_MUX_H */
|