mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-28 11:18:45 +07:00
b274776c54
A large number of cleanups, all over the platforms. This is dominated largely by the Samsung platforms (s3c, s5p, exynos) and a few of the others moving code out of arch/arm into more appropriate subsystems. The clocksource and irqchip drivers are now abstracted to the point where platforms that are already cleaned up do not need to even specify the driver they use, it can all get configured from the device tree as we do for normal device drivers. The clocksource changes basically touch every single platform in the process. We further clean up the use of platform specific header files here, with the goal of turning more of the platforms over to being "multiplatform" enabled, which implies that they cannot expose their headers to architecture independent code any more. It is expected that no functional changes are part of the cleanup. The overall reduction in total code lines is mostly the result of removing broken and obsolete code. -----BEGIN PGP SIGNATURE----- Version: GnuPG v1.4.12 (GNU/Linux) iQIVAwUAUSUyKmCrR//JCVInAQIN8RAAnb/uPytmlMjn5yCksF4Mvb/FVbn/TVwz KRIGpCHOzyKK1q7pM8NRUVWfjW2SZqbXJFqx6zBGKSlDPvFTOhsLyyupU+Tnyu5W IX4eIUBwb+a6H7XDHw0X2YI8uHzi5RNLhne0A1QyDKcnuHs1LDAttXnJHaK4Ap6Y NN2YFt3l3ld7DXWXJtMsw5v8lC10aeIFGTvXefaPDAdeMLivmI57qEUMDXknNr7W Odz/Rc0/cw3BNBVl/zNHA0jw7FOjKAymCYYNUa4xDCJEr+JnIRTqizd0N/YIIC7x aA2xjJ3oKUFyF51yiJE6nFuTyJznhwtehc+uiMOSIkjrPLym52LEHmd7G5Yqlmjz oiei09qBb870q3lGxwfht9iaeIwYgQFYGfD0yW5QWArCO5pxhtCPLPH7YZNZtcQd ZJRSGGqT/ljBz3bm0K9OLESeeTTN7+Nxvtpiz/CD+Piegz0gWJzDYJRTzkJ3UWpA WTVhVQdWUeX2JrNkgM7Z3Tu8iXOe+LIEs7kVXGJZSREmIIZiRvR36UrODZtAkp9I 7YQ+srX/uaR832pgK0RrHK0zY0psU6MmIvhYxJZFbx7keiPA9eH6drb0x7tGqcUD FzEUzvcZvyqppndfBi+R60H/YKAhJDEXdwxzo6dyCpPQaW1T9GnzIqXuE1zin+Aw X7Y8YywMbHI= =DvgJ -----END PGP SIGNATURE----- Merge tag 'cleanup' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc Pull ARM SoC cleanups from Arnd Bergmann: "A large number of cleanups, all over the platforms. This is dominated largely by the Samsung platforms (s3c, s5p, exynos) and a few of the others moving code out of arch/arm into more appropriate subsystems. The clocksource and irqchip drivers are now abstracted to the point where platforms that are already cleaned up do not need to even specify the driver they use, it can all get configured from the device tree as we do for normal device drivers. The clocksource changes basically touch every single platform in the process. We further clean up the use of platform specific header files here, with the goal of turning more of the platforms over to being "multiplatform" enabled, which implies that they cannot expose their headers to architecture independent code any more. It is expected that no functional changes are part of the cleanup. The overall reduction in total code lines is mostly the result of removing broken and obsolete code." * tag 'cleanup' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc: (133 commits) ARM: mvebu: correct gated clock documentation ARM: kirkwood: add missing include for nsa310 ARM: exynos: move exynos4210-combiner to drivers/irqchip mfd: db8500-prcmu: update resource passing drivers/db8500-cpufreq: delete dangling include ARM: at91: remove NEOCORE 926 board sunxi: Cleanup the reset code and add meaningful registers defines ARM: S3C24XX: header mach/regs-mem.h local ARM: S3C24XX: header mach/regs-power.h local ARM: S3C24XX: header mach/regs-s3c2412-mem.h local ARM: S3C24XX: Remove plat-s3c24xx directory in arch/arm/ ARM: S3C24XX: transform s3c2443 subirqs into new structure ARM: S3C24XX: modify s3c2443 irq init to initialize all irqs ARM: S3C24XX: move s3c2443 irq code to irq.c ARM: S3C24XX: transform s3c2416 irqs into new structure ARM: S3C24XX: modify s3c2416 irq init to initialize all irqs ARM: S3C24XX: move s3c2416 irq init to common irq code ARM: S3C24XX: Modify s3c_irq_wake to use the hwirq property ARM: S3C24XX: Move irq syscore-ops to irq-pm clocksource: always define CLOCKSOURCE_OF_DECLARE ...
348 lines
8.4 KiB
C
348 lines
8.4 KiB
C
/*
|
|
* Copyright (c) 2011-2012 Samsung Electronics Co., Ltd.
|
|
* http://www.samsung.com
|
|
*
|
|
* EXYNOS - Power Management support
|
|
*
|
|
* Based on arch/arm/mach-s3c2410/pm.c
|
|
* Copyright (c) 2006 Simtec Electronics
|
|
* Ben Dooks <ben@simtec.co.uk>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*/
|
|
|
|
#include <linux/init.h>
|
|
#include <linux/suspend.h>
|
|
#include <linux/syscore_ops.h>
|
|
#include <linux/io.h>
|
|
#include <linux/err.h>
|
|
#include <linux/clk.h>
|
|
|
|
#include <asm/cacheflush.h>
|
|
#include <asm/hardware/cache-l2x0.h>
|
|
#include <asm/smp_scu.h>
|
|
|
|
#include <plat/cpu.h>
|
|
#include <plat/pm.h>
|
|
#include <plat/pll.h>
|
|
#include <plat/regs-srom.h>
|
|
|
|
#include <mach/regs-irq.h>
|
|
#include <mach/regs-gpio.h>
|
|
#include <mach/regs-clock.h>
|
|
#include <mach/regs-pmu.h>
|
|
#include <mach/pm-core.h>
|
|
|
|
#include "common.h"
|
|
|
|
static struct sleep_save exynos4_set_clksrc[] = {
|
|
{ .reg = EXYNOS4_CLKSRC_MASK_TOP , .val = 0x00000001, },
|
|
{ .reg = EXYNOS4_CLKSRC_MASK_CAM , .val = 0x11111111, },
|
|
{ .reg = EXYNOS4_CLKSRC_MASK_TV , .val = 0x00000111, },
|
|
{ .reg = EXYNOS4_CLKSRC_MASK_LCD0 , .val = 0x00001111, },
|
|
{ .reg = EXYNOS4_CLKSRC_MASK_MAUDIO , .val = 0x00000001, },
|
|
{ .reg = EXYNOS4_CLKSRC_MASK_FSYS , .val = 0x01011111, },
|
|
{ .reg = EXYNOS4_CLKSRC_MASK_PERIL0 , .val = 0x01111111, },
|
|
{ .reg = EXYNOS4_CLKSRC_MASK_PERIL1 , .val = 0x01110111, },
|
|
{ .reg = EXYNOS4_CLKSRC_MASK_DMC , .val = 0x00010000, },
|
|
};
|
|
|
|
static struct sleep_save exynos4210_set_clksrc[] = {
|
|
{ .reg = EXYNOS4210_CLKSRC_MASK_LCD1 , .val = 0x00001111, },
|
|
};
|
|
|
|
static struct sleep_save exynos4_epll_save[] = {
|
|
SAVE_ITEM(EXYNOS4_EPLL_CON0),
|
|
SAVE_ITEM(EXYNOS4_EPLL_CON1),
|
|
};
|
|
|
|
static struct sleep_save exynos4_vpll_save[] = {
|
|
SAVE_ITEM(EXYNOS4_VPLL_CON0),
|
|
SAVE_ITEM(EXYNOS4_VPLL_CON1),
|
|
};
|
|
|
|
static struct sleep_save exynos5_sys_save[] = {
|
|
SAVE_ITEM(EXYNOS5_SYS_I2C_CFG),
|
|
};
|
|
|
|
static struct sleep_save exynos_core_save[] = {
|
|
/* SROM side */
|
|
SAVE_ITEM(S5P_SROM_BW),
|
|
SAVE_ITEM(S5P_SROM_BC0),
|
|
SAVE_ITEM(S5P_SROM_BC1),
|
|
SAVE_ITEM(S5P_SROM_BC2),
|
|
SAVE_ITEM(S5P_SROM_BC3),
|
|
};
|
|
|
|
|
|
/* For Cortex-A9 Diagnostic and Power control register */
|
|
static unsigned int save_arm_register[2];
|
|
|
|
static int exynos_cpu_suspend(unsigned long arg)
|
|
{
|
|
#ifdef CONFIG_CACHE_L2X0
|
|
outer_flush_all();
|
|
#endif
|
|
|
|
if (soc_is_exynos5250())
|
|
flush_cache_all();
|
|
|
|
/* issue the standby signal into the pm unit. */
|
|
cpu_do_idle();
|
|
|
|
pr_info("Failed to suspend the system\n");
|
|
return 1; /* Aborting suspend */
|
|
}
|
|
|
|
static void exynos_pm_prepare(void)
|
|
{
|
|
unsigned int tmp;
|
|
|
|
s3c_pm_do_save(exynos_core_save, ARRAY_SIZE(exynos_core_save));
|
|
|
|
if (!soc_is_exynos5250()) {
|
|
s3c_pm_do_save(exynos4_epll_save, ARRAY_SIZE(exynos4_epll_save));
|
|
s3c_pm_do_save(exynos4_vpll_save, ARRAY_SIZE(exynos4_vpll_save));
|
|
} else {
|
|
s3c_pm_do_save(exynos5_sys_save, ARRAY_SIZE(exynos5_sys_save));
|
|
/* Disable USE_RETENTION of JPEG_MEM_OPTION */
|
|
tmp = __raw_readl(EXYNOS5_JPEG_MEM_OPTION);
|
|
tmp &= ~EXYNOS5_OPTION_USE_RETENTION;
|
|
__raw_writel(tmp, EXYNOS5_JPEG_MEM_OPTION);
|
|
}
|
|
|
|
/* Set value of power down register for sleep mode */
|
|
|
|
exynos_sys_powerdown_conf(SYS_SLEEP);
|
|
__raw_writel(S5P_CHECK_SLEEP, S5P_INFORM1);
|
|
|
|
/* ensure at least INFORM0 has the resume address */
|
|
|
|
__raw_writel(virt_to_phys(s3c_cpu_resume), S5P_INFORM0);
|
|
|
|
/* Before enter central sequence mode, clock src register have to set */
|
|
|
|
if (!soc_is_exynos5250())
|
|
s3c_pm_do_restore_core(exynos4_set_clksrc, ARRAY_SIZE(exynos4_set_clksrc));
|
|
|
|
if (soc_is_exynos4210())
|
|
s3c_pm_do_restore_core(exynos4210_set_clksrc, ARRAY_SIZE(exynos4210_set_clksrc));
|
|
|
|
}
|
|
|
|
static int exynos_pm_add(struct device *dev, struct subsys_interface *sif)
|
|
{
|
|
pm_cpu_prep = exynos_pm_prepare;
|
|
pm_cpu_sleep = exynos_cpu_suspend;
|
|
|
|
return 0;
|
|
}
|
|
|
|
static unsigned long pll_base_rate;
|
|
|
|
static void exynos4_restore_pll(void)
|
|
{
|
|
unsigned long pll_con, locktime, lockcnt;
|
|
unsigned long pll_in_rate;
|
|
unsigned int p_div, epll_wait = 0, vpll_wait = 0;
|
|
|
|
if (pll_base_rate == 0)
|
|
return;
|
|
|
|
pll_in_rate = pll_base_rate;
|
|
|
|
/* EPLL */
|
|
pll_con = exynos4_epll_save[0].val;
|
|
|
|
if (pll_con & (1 << 31)) {
|
|
pll_con &= (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT);
|
|
p_div = (pll_con >> PLL46XX_PDIV_SHIFT);
|
|
|
|
pll_in_rate /= 1000000;
|
|
|
|
locktime = (3000 / pll_in_rate) * p_div;
|
|
lockcnt = locktime * 10000 / (10000 / pll_in_rate);
|
|
|
|
__raw_writel(lockcnt, EXYNOS4_EPLL_LOCK);
|
|
|
|
s3c_pm_do_restore_core(exynos4_epll_save,
|
|
ARRAY_SIZE(exynos4_epll_save));
|
|
epll_wait = 1;
|
|
}
|
|
|
|
pll_in_rate = pll_base_rate;
|
|
|
|
/* VPLL */
|
|
pll_con = exynos4_vpll_save[0].val;
|
|
|
|
if (pll_con & (1 << 31)) {
|
|
pll_in_rate /= 1000000;
|
|
/* 750us */
|
|
locktime = 750;
|
|
lockcnt = locktime * 10000 / (10000 / pll_in_rate);
|
|
|
|
__raw_writel(lockcnt, EXYNOS4_VPLL_LOCK);
|
|
|
|
s3c_pm_do_restore_core(exynos4_vpll_save,
|
|
ARRAY_SIZE(exynos4_vpll_save));
|
|
vpll_wait = 1;
|
|
}
|
|
|
|
/* Wait PLL locking */
|
|
|
|
do {
|
|
if (epll_wait) {
|
|
pll_con = __raw_readl(EXYNOS4_EPLL_CON0);
|
|
if (pll_con & (1 << EXYNOS4_EPLLCON0_LOCKED_SHIFT))
|
|
epll_wait = 0;
|
|
}
|
|
|
|
if (vpll_wait) {
|
|
pll_con = __raw_readl(EXYNOS4_VPLL_CON0);
|
|
if (pll_con & (1 << EXYNOS4_VPLLCON0_LOCKED_SHIFT))
|
|
vpll_wait = 0;
|
|
}
|
|
} while (epll_wait || vpll_wait);
|
|
}
|
|
|
|
static struct subsys_interface exynos_pm_interface = {
|
|
.name = "exynos_pm",
|
|
.subsys = &exynos_subsys,
|
|
.add_dev = exynos_pm_add,
|
|
};
|
|
|
|
static __init int exynos_pm_drvinit(void)
|
|
{
|
|
struct clk *pll_base;
|
|
unsigned int tmp;
|
|
|
|
s3c_pm_init();
|
|
|
|
/* All wakeup disable */
|
|
|
|
tmp = __raw_readl(S5P_WAKEUP_MASK);
|
|
tmp |= ((0xFF << 8) | (0x1F << 1));
|
|
__raw_writel(tmp, S5P_WAKEUP_MASK);
|
|
|
|
if (!soc_is_exynos5250()) {
|
|
pll_base = clk_get(NULL, "xtal");
|
|
|
|
if (!IS_ERR(pll_base)) {
|
|
pll_base_rate = clk_get_rate(pll_base);
|
|
clk_put(pll_base);
|
|
}
|
|
}
|
|
|
|
return subsys_interface_register(&exynos_pm_interface);
|
|
}
|
|
arch_initcall(exynos_pm_drvinit);
|
|
|
|
static int exynos_pm_suspend(void)
|
|
{
|
|
unsigned long tmp;
|
|
|
|
/* Setting Central Sequence Register for power down mode */
|
|
|
|
tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
|
|
__raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
|
|
/* Setting SEQ_OPTION register */
|
|
|
|
tmp = (S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFE0);
|
|
__raw_writel(tmp, S5P_CENTRAL_SEQ_OPTION);
|
|
|
|
if (!soc_is_exynos5250()) {
|
|
/* Save Power control register */
|
|
asm ("mrc p15, 0, %0, c15, c0, 0"
|
|
: "=r" (tmp) : : "cc");
|
|
save_arm_register[0] = tmp;
|
|
|
|
/* Save Diagnostic register */
|
|
asm ("mrc p15, 0, %0, c15, c0, 1"
|
|
: "=r" (tmp) : : "cc");
|
|
save_arm_register[1] = tmp;
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void exynos_pm_resume(void)
|
|
{
|
|
unsigned long tmp;
|
|
|
|
/*
|
|
* If PMU failed while entering sleep mode, WFI will be
|
|
* ignored by PMU and then exiting cpu_do_idle().
|
|
* S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically
|
|
* in this situation.
|
|
*/
|
|
tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) {
|
|
tmp |= S5P_CENTRAL_LOWPWR_CFG;
|
|
__raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
/* clear the wakeup state register */
|
|
__raw_writel(0x0, S5P_WAKEUP_STAT);
|
|
/* No need to perform below restore code */
|
|
goto early_wakeup;
|
|
}
|
|
if (!soc_is_exynos5250()) {
|
|
/* Restore Power control register */
|
|
tmp = save_arm_register[0];
|
|
asm volatile ("mcr p15, 0, %0, c15, c0, 0"
|
|
: : "r" (tmp)
|
|
: "cc");
|
|
|
|
/* Restore Diagnostic register */
|
|
tmp = save_arm_register[1];
|
|
asm volatile ("mcr p15, 0, %0, c15, c0, 1"
|
|
: : "r" (tmp)
|
|
: "cc");
|
|
}
|
|
|
|
/* For release retention */
|
|
|
|
__raw_writel((1 << 28), S5P_PAD_RET_MAUDIO_OPTION);
|
|
__raw_writel((1 << 28), S5P_PAD_RET_GPIO_OPTION);
|
|
__raw_writel((1 << 28), S5P_PAD_RET_UART_OPTION);
|
|
__raw_writel((1 << 28), S5P_PAD_RET_MMCA_OPTION);
|
|
__raw_writel((1 << 28), S5P_PAD_RET_MMCB_OPTION);
|
|
__raw_writel((1 << 28), S5P_PAD_RET_EBIA_OPTION);
|
|
__raw_writel((1 << 28), S5P_PAD_RET_EBIB_OPTION);
|
|
|
|
if (soc_is_exynos5250())
|
|
s3c_pm_do_restore(exynos5_sys_save,
|
|
ARRAY_SIZE(exynos5_sys_save));
|
|
|
|
s3c_pm_do_restore_core(exynos_core_save, ARRAY_SIZE(exynos_core_save));
|
|
|
|
if (!soc_is_exynos5250()) {
|
|
exynos4_restore_pll();
|
|
|
|
#ifdef CONFIG_SMP
|
|
scu_enable(S5P_VA_SCU);
|
|
#endif
|
|
}
|
|
|
|
early_wakeup:
|
|
|
|
/* Clear SLEEP mode set in INFORM1 */
|
|
__raw_writel(0x0, S5P_INFORM1);
|
|
|
|
return;
|
|
}
|
|
|
|
static struct syscore_ops exynos_pm_syscore_ops = {
|
|
.suspend = exynos_pm_suspend,
|
|
.resume = exynos_pm_resume,
|
|
};
|
|
|
|
static __init int exynos_pm_syscore_init(void)
|
|
{
|
|
register_syscore_ops(&exynos_pm_syscore_ops);
|
|
return 0;
|
|
}
|
|
arch_initcall(exynos_pm_syscore_init);
|