mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-28 02:25:21 +07:00
57b7068de5
XTFPGA boards provides an audio subsystem that consists of TI CDCE706 clock synthesizer, I2S transmitter and TLV320AIC23 audio codec. I2S transmitter has MMIO-based interface that resembles that of the OpenCores I2S transmitter. I2S transmitter is always a master on I2S bus. There's no specialized audio DMA, sample data are transferred to I2S transmitter FIFO by CPU through memory-mapped queue interface. Signed-off-by: Max Filippov <jcmvbkbc@gmail.com> Signed-off-by: Mark Brown <broonie@kernel.org>
19 lines
500 B
Plaintext
19 lines
500 B
Plaintext
Bindings for I2S controller built into xtfpga Xtensa bitstreams.
|
|
|
|
Required properties:
|
|
- compatible: shall be "cdns,xtfpga-i2s".
|
|
- reg: memory region (address and length) with device registers.
|
|
- interrupts: interrupt for the device.
|
|
- clocks: phandle to the clk used as master clock. I2S bus clock
|
|
is derived from it.
|
|
|
|
Examples:
|
|
|
|
i2s0: xtfpga-i2s@0d080000 {
|
|
#sound-dai-cells = <0>;
|
|
compatible = "cdns,xtfpga-i2s";
|
|
reg = <0x0d080000 0x40>;
|
|
interrupts = <2 1>;
|
|
clocks = <&cdce706 4>;
|
|
};
|