mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-24 09:04:53 +07:00
a6ed68d646
-----BEGIN PGP SIGNATURE----- iQIcBAABAgAGBQJd3YntAAoJEAx081l5xIa+dcQP/ikABkpm+q23FLKteRpL1rtX xqlg5+KHW+YVCDls2BrINF6vYzyisoa8fNPlKMmOHse/IgMhFe9vBbCj1KQQOUR1 apNycI1wrcw/mn2WDikoIcF6C5cjqK9YVknnYoM6HnF1VmpGd1ecSGrOHrunEkrK cMAWYIeqWGU8Gj/HUOitAFpLWFUMNle0BJuRoGLcoMusgS8yuCIEcpNzRhgL8fvJ bW4imuyv24OjPoQzbKD0oQ0VIP86H0eM4LIeGZ2uyK/BSPKmMDqI4z4isUheS7RL w4a6BdobMIdhew5dBXS0LsUJ3JniVJdHy123q9KgpmQAhGpiNoLT6BujfoUTUeWx Mu0vM8Xmv9n4npdBYC+fLEFQXYJlu9uBA490jP84Kz6Fg1c6GyBebDY7/c2O4Zmg 7pvygmUF6boD6v2sIC/3161crgwU4g8zoxm2V4i9naxes2QB13LiEuJWlaI/FdxY fd3zpglFGdoF1ThNne4QDh6gMKpXvjITyu/QxZeZ67Dt6i0Aqw9cRGHSpiVhYyDc cx2hAp+rDvUi5SHkJKFpVImjB2DDn2xUG2uFMHz0cy9wNg203L3fRDi0hVtnM1+W VpCxyLs2Upz6kEjDRVsfMZ9chCcWAWpVuKhtuuMUDw/IKnbP3uV8kzgJpVpaRVkD 76s5uYWHHBlk1IVlkOUP =Hj7G -----END PGP SIGNATURE----- Merge tag 'drm-next-2019-11-27' of git://anongit.freedesktop.org/drm/drm Pull drm updates from Dave Airlie: "Lots of stuff in here, though it hasn't been too insane this merge apart from dealing with the security fun. uapi: - export different colorspace properties on DP vs HDMI - new fourcc for ARM 16x16 block format - syncobj: allow querying last submitted timeline value - DRM_FORMAT_BIG_ENDIAN defined as unsigned core: - allow using gem vma manager in ttm - connector/encoder/bridge doc fixes - allow more than 3 encoders for a connector - displayport mst suspend/resume reprobing support - vram lazy unmapping, uniform vram mm and gem vram - edid cleanups + AVI informframe bar info - displayport helpers - dpcd parser added dp_cec: - Allow a connector to be associated with a cec device ttm: - pipelining with no_gpu_wait fix - always keep BOs on the LRU sched: - allow free_job routine to sleep i915: - Block userptr from mappable GTT - i915 perf uapi versioning - OA stream dynamic reconfiguration - make context persistence optional - introduce DRM_I915_UNSTABLE Kconfig - add fake lmem testing under unstable - BT.2020 support for DP MSA - struct mutex elimination - Tigerlake display/PLL/power management improvements - Jasper Lake PCH support - refactor PMU for multiple GPUs - Icelake firmware update - Split out vga + switcheroo code amdgpu: - implement dma-buf import/export without helpers - vega20 RAS enablement - DC i2c over aux fixes - renoir GPU reset - DC HDCP support - BACO support for CI/VI asics - MSI-X support - Arcturus EEPROM support - Arcturus VCN encode support - VCN dynamic powergating on RV/RV2 amdkfd: - add navi12/14/renoir support to kfd radeon: - SI dpm fix ported from amdgpu - fix bad DMA on ppc platforms gma500: - memory leak fixes qxl: - convert to new gem mmap exynos: - build warning fix komeda: - add aclk sysfs attribute v3d: - userspace cleanup uapi change i810: - fix for underflow in dispatch ioctls ast: - refactor show_cursor mgag200: - refactor show_cursor arcgpu: - encoder finding improvements mediatek: - mipi_tx, dsi and partial crtc support for MT8183 SoC - rotation support meson: - add suspend/resume support omap: - misc refactors tegra: - DisplayPort support for Tegra 210, 186 and 194. - IOMMU-backed DMA API fixes panfrost: - fix lockdep issue - simplify devfreq integration rcar-du: - R8A774B1 SoC support - fixes for H2 ES2.0 sun4i: - vcc-dsi regulator support virtio-gpu: - vmexit vs spinlock fix - move to gem shmem helpers - handle large command buffers with cma" * tag 'drm-next-2019-11-27' of git://anongit.freedesktop.org/drm/drm: (1855 commits) drm/amdgpu: invalidate mmhub semaphore workaround in gmc9/gmc10 drm/amdgpu: initialize vm_inv_eng0_sem for gfxhub and mmhub drm/amd/amdgpu/sriov skip RLCG s/r list for arcturus VF. drm/amd/amdgpu/sriov temporarily skip ras,dtm,hdcp for arcturus VF drm/amdgpu/gfx10: re-init clear state buffer after gpu reset merge fix for "ftrace: Rework event_create_dir()" drm/amdgpu: Update Arcturus golden registers drm/amdgpu/gfx10: fix out-of-bound mqd_backup array access drm/amdgpu/gfx10: explicitly wait for cp idle after halt/unhalt Revert "drm/amd/display: enable S/G for RAVEN chip" drm/amdgpu: disable gfxoff on original raven drm/amdgpu: remove experimental flag for Navi14 drm/amdgpu: disable gfxoff when using register read interface drm/amdgpu/powerplay: properly set PP_GFXOFF_MASK (v2) drm/amdgpu: fix bad DMA from INTERRUPT_CNTL2 drm/radeon: fix bad DMA from INTERRUPT_CNTL2 drm/amd/display: Fix debugfs on MST connectors drm/amdgpu/nv: add asic func for fetching vbios from rom directly drm/amdgpu: put flush_delayed_work at first drm/amdgpu/vcn2.5: fix the enc loop with hw fini ...
492 lines
14 KiB
C
492 lines
14 KiB
C
/*
|
|
* Copyright (c) 2015 Intel Corporation
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions: *
|
|
* The above copyright notice and this permission notice (including the next
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
* Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
|
|
* SOFTWARE.
|
|
*/
|
|
|
|
#include "i915_drv.h"
|
|
|
|
#include "intel_engine.h"
|
|
#include "intel_gt.h"
|
|
#include "intel_mocs.h"
|
|
#include "intel_lrc.h"
|
|
#include "intel_ring.h"
|
|
|
|
/* structures required */
|
|
struct drm_i915_mocs_entry {
|
|
u32 control_value;
|
|
u16 l3cc_value;
|
|
u16 used;
|
|
};
|
|
|
|
struct drm_i915_mocs_table {
|
|
unsigned int size;
|
|
unsigned int n_entries;
|
|
const struct drm_i915_mocs_entry *table;
|
|
};
|
|
|
|
/* Defines for the tables (XXX_MOCS_0 - XXX_MOCS_63) */
|
|
#define _LE_CACHEABILITY(value) ((value) << 0)
|
|
#define _LE_TGT_CACHE(value) ((value) << 2)
|
|
#define LE_LRUM(value) ((value) << 4)
|
|
#define LE_AOM(value) ((value) << 6)
|
|
#define LE_RSC(value) ((value) << 7)
|
|
#define LE_SCC(value) ((value) << 8)
|
|
#define LE_PFM(value) ((value) << 11)
|
|
#define LE_SCF(value) ((value) << 14)
|
|
#define LE_COS(value) ((value) << 15)
|
|
#define LE_SSE(value) ((value) << 17)
|
|
|
|
/* Defines for the tables (LNCFMOCS0 - LNCFMOCS31) - two entries per word */
|
|
#define L3_ESC(value) ((value) << 0)
|
|
#define L3_SCC(value) ((value) << 1)
|
|
#define _L3_CACHEABILITY(value) ((value) << 4)
|
|
|
|
/* Helper defines */
|
|
#define GEN9_NUM_MOCS_ENTRIES 62 /* 62 out of 64 - 63 & 64 are reserved. */
|
|
#define GEN11_NUM_MOCS_ENTRIES 64 /* 63-64 are reserved, but configured. */
|
|
|
|
/* (e)LLC caching options */
|
|
/*
|
|
* Note: LE_0_PAGETABLE works only up to Gen11; for newer gens it means
|
|
* the same as LE_UC
|
|
*/
|
|
#define LE_0_PAGETABLE _LE_CACHEABILITY(0)
|
|
#define LE_1_UC _LE_CACHEABILITY(1)
|
|
#define LE_2_WT _LE_CACHEABILITY(2)
|
|
#define LE_3_WB _LE_CACHEABILITY(3)
|
|
|
|
/* Target cache */
|
|
#define LE_TC_0_PAGETABLE _LE_TGT_CACHE(0)
|
|
#define LE_TC_1_LLC _LE_TGT_CACHE(1)
|
|
#define LE_TC_2_LLC_ELLC _LE_TGT_CACHE(2)
|
|
#define LE_TC_3_LLC_ELLC_ALT _LE_TGT_CACHE(3)
|
|
|
|
/* L3 caching options */
|
|
#define L3_0_DIRECT _L3_CACHEABILITY(0)
|
|
#define L3_1_UC _L3_CACHEABILITY(1)
|
|
#define L3_2_RESERVED _L3_CACHEABILITY(2)
|
|
#define L3_3_WB _L3_CACHEABILITY(3)
|
|
|
|
#define MOCS_ENTRY(__idx, __control_value, __l3cc_value) \
|
|
[__idx] = { \
|
|
.control_value = __control_value, \
|
|
.l3cc_value = __l3cc_value, \
|
|
.used = 1, \
|
|
}
|
|
|
|
/*
|
|
* MOCS tables
|
|
*
|
|
* These are the MOCS tables that are programmed across all the rings.
|
|
* The control value is programmed to all the rings that support the
|
|
* MOCS registers. While the l3cc_values are only programmed to the
|
|
* LNCFCMOCS0 - LNCFCMOCS32 registers.
|
|
*
|
|
* These tables are intended to be kept reasonably consistent across
|
|
* HW platforms, and for ICL+, be identical across OSes. To achieve
|
|
* that, for Icelake and above, list of entries is published as part
|
|
* of bspec.
|
|
*
|
|
* Entries not part of the following tables are undefined as far as
|
|
* userspace is concerned and shouldn't be relied upon. For Gen < 12
|
|
* they will be initialized to PTE. Gen >= 12 onwards don't have a setting for
|
|
* PTE and will be initialized to an invalid value.
|
|
*
|
|
* The last two entries are reserved by the hardware. For ICL+ they
|
|
* should be initialized according to bspec and never used, for older
|
|
* platforms they should never be written to.
|
|
*
|
|
* NOTE: These tables are part of bspec and defined as part of hardware
|
|
* interface for ICL+. For older platforms, they are part of kernel
|
|
* ABI. It is expected that, for specific hardware platform, existing
|
|
* entries will remain constant and the table will only be updated by
|
|
* adding new entries, filling unused positions.
|
|
*/
|
|
#define GEN9_MOCS_ENTRIES \
|
|
MOCS_ENTRY(I915_MOCS_UNCACHED, \
|
|
LE_1_UC | LE_TC_2_LLC_ELLC, \
|
|
L3_1_UC), \
|
|
MOCS_ENTRY(I915_MOCS_PTE, \
|
|
LE_0_PAGETABLE | LE_TC_2_LLC_ELLC | LE_LRUM(3), \
|
|
L3_3_WB)
|
|
|
|
static const struct drm_i915_mocs_entry skylake_mocs_table[] = {
|
|
GEN9_MOCS_ENTRIES,
|
|
MOCS_ENTRY(I915_MOCS_CACHED,
|
|
LE_3_WB | LE_TC_2_LLC_ELLC | LE_LRUM(3),
|
|
L3_3_WB)
|
|
};
|
|
|
|
/* NOTE: the LE_TGT_CACHE is not used on Broxton */
|
|
static const struct drm_i915_mocs_entry broxton_mocs_table[] = {
|
|
GEN9_MOCS_ENTRIES,
|
|
MOCS_ENTRY(I915_MOCS_CACHED,
|
|
LE_1_UC | LE_TC_2_LLC_ELLC | LE_LRUM(3),
|
|
L3_3_WB)
|
|
};
|
|
|
|
#define GEN11_MOCS_ENTRIES \
|
|
/* Entries 0 and 1 are defined per-platform */ \
|
|
/* Base - L3 + LLC */ \
|
|
MOCS_ENTRY(2, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \
|
|
L3_3_WB), \
|
|
/* Base - Uncached */ \
|
|
MOCS_ENTRY(3, \
|
|
LE_1_UC | LE_TC_1_LLC, \
|
|
L3_1_UC), \
|
|
/* Base - L3 */ \
|
|
MOCS_ENTRY(4, \
|
|
LE_1_UC | LE_TC_1_LLC, \
|
|
L3_3_WB), \
|
|
/* Base - LLC */ \
|
|
MOCS_ENTRY(5, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \
|
|
L3_1_UC), \
|
|
/* Age 0 - LLC */ \
|
|
MOCS_ENTRY(6, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(1), \
|
|
L3_1_UC), \
|
|
/* Age 0 - L3 + LLC */ \
|
|
MOCS_ENTRY(7, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(1), \
|
|
L3_3_WB), \
|
|
/* Age: Don't Chg. - LLC */ \
|
|
MOCS_ENTRY(8, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(2), \
|
|
L3_1_UC), \
|
|
/* Age: Don't Chg. - L3 + LLC */ \
|
|
MOCS_ENTRY(9, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(2), \
|
|
L3_3_WB), \
|
|
/* No AOM - LLC */ \
|
|
MOCS_ENTRY(10, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_AOM(1), \
|
|
L3_1_UC), \
|
|
/* No AOM - L3 + LLC */ \
|
|
MOCS_ENTRY(11, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_AOM(1), \
|
|
L3_3_WB), \
|
|
/* No AOM; Age 0 - LLC */ \
|
|
MOCS_ENTRY(12, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(1) | LE_AOM(1), \
|
|
L3_1_UC), \
|
|
/* No AOM; Age 0 - L3 + LLC */ \
|
|
MOCS_ENTRY(13, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(1) | LE_AOM(1), \
|
|
L3_3_WB), \
|
|
/* No AOM; Age:DC - LLC */ \
|
|
MOCS_ENTRY(14, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(2) | LE_AOM(1), \
|
|
L3_1_UC), \
|
|
/* No AOM; Age:DC - L3 + LLC */ \
|
|
MOCS_ENTRY(15, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(2) | LE_AOM(1), \
|
|
L3_3_WB), \
|
|
/* Self-Snoop - L3 + LLC */ \
|
|
MOCS_ENTRY(18, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SSE(3), \
|
|
L3_3_WB), \
|
|
/* Skip Caching - L3 + LLC(12.5%) */ \
|
|
MOCS_ENTRY(19, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SCC(7), \
|
|
L3_3_WB), \
|
|
/* Skip Caching - L3 + LLC(25%) */ \
|
|
MOCS_ENTRY(20, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SCC(3), \
|
|
L3_3_WB), \
|
|
/* Skip Caching - L3 + LLC(50%) */ \
|
|
MOCS_ENTRY(21, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SCC(1), \
|
|
L3_3_WB), \
|
|
/* Skip Caching - L3 + LLC(75%) */ \
|
|
MOCS_ENTRY(22, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_RSC(1) | LE_SCC(3), \
|
|
L3_3_WB), \
|
|
/* Skip Caching - L3 + LLC(87.5%) */ \
|
|
MOCS_ENTRY(23, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_RSC(1) | LE_SCC(7), \
|
|
L3_3_WB), \
|
|
/* HW Reserved - SW program but never use */ \
|
|
MOCS_ENTRY(62, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \
|
|
L3_1_UC), \
|
|
/* HW Reserved - SW program but never use */ \
|
|
MOCS_ENTRY(63, \
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \
|
|
L3_1_UC)
|
|
|
|
static const struct drm_i915_mocs_entry tigerlake_mocs_table[] = {
|
|
/* Base - Error (Reserved for Non-Use) */
|
|
MOCS_ENTRY(0, 0x0, 0x0),
|
|
/* Base - Reserved */
|
|
MOCS_ENTRY(1, 0x0, 0x0),
|
|
|
|
GEN11_MOCS_ENTRIES,
|
|
|
|
/* Implicitly enable L1 - HDC:L1 + L3 + LLC */
|
|
MOCS_ENTRY(48,
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(3),
|
|
L3_3_WB),
|
|
/* Implicitly enable L1 - HDC:L1 + L3 */
|
|
MOCS_ENTRY(49,
|
|
LE_1_UC | LE_TC_1_LLC,
|
|
L3_3_WB),
|
|
/* Implicitly enable L1 - HDC:L1 + LLC */
|
|
MOCS_ENTRY(50,
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(3),
|
|
L3_1_UC),
|
|
/* Implicitly enable L1 - HDC:L1 */
|
|
MOCS_ENTRY(51,
|
|
LE_1_UC | LE_TC_1_LLC,
|
|
L3_1_UC),
|
|
/* HW Special Case (CCS) */
|
|
MOCS_ENTRY(60,
|
|
LE_3_WB | LE_TC_1_LLC | LE_LRUM(3),
|
|
L3_1_UC),
|
|
/* HW Special Case (Displayable) */
|
|
MOCS_ENTRY(61,
|
|
LE_1_UC | LE_TC_1_LLC,
|
|
L3_3_WB),
|
|
};
|
|
|
|
static const struct drm_i915_mocs_entry icelake_mocs_table[] = {
|
|
/* Base - Uncached (Deprecated) */
|
|
MOCS_ENTRY(I915_MOCS_UNCACHED,
|
|
LE_1_UC | LE_TC_1_LLC,
|
|
L3_1_UC),
|
|
/* Base - L3 + LeCC:PAT (Deprecated) */
|
|
MOCS_ENTRY(I915_MOCS_PTE,
|
|
LE_0_PAGETABLE | LE_TC_1_LLC,
|
|
L3_3_WB),
|
|
|
|
GEN11_MOCS_ENTRIES
|
|
};
|
|
|
|
static bool get_mocs_settings(const struct drm_i915_private *i915,
|
|
struct drm_i915_mocs_table *table)
|
|
{
|
|
bool result = false;
|
|
|
|
if (INTEL_GEN(i915) >= 12) {
|
|
table->size = ARRAY_SIZE(tigerlake_mocs_table);
|
|
table->table = tigerlake_mocs_table;
|
|
table->n_entries = GEN11_NUM_MOCS_ENTRIES;
|
|
result = true;
|
|
} else if (IS_GEN(i915, 11)) {
|
|
table->size = ARRAY_SIZE(icelake_mocs_table);
|
|
table->table = icelake_mocs_table;
|
|
table->n_entries = GEN11_NUM_MOCS_ENTRIES;
|
|
result = true;
|
|
} else if (IS_GEN9_BC(i915) || IS_CANNONLAKE(i915)) {
|
|
table->size = ARRAY_SIZE(skylake_mocs_table);
|
|
table->n_entries = GEN9_NUM_MOCS_ENTRIES;
|
|
table->table = skylake_mocs_table;
|
|
result = true;
|
|
} else if (IS_GEN9_LP(i915)) {
|
|
table->size = ARRAY_SIZE(broxton_mocs_table);
|
|
table->n_entries = GEN9_NUM_MOCS_ENTRIES;
|
|
table->table = broxton_mocs_table;
|
|
result = true;
|
|
} else {
|
|
WARN_ONCE(INTEL_GEN(i915) >= 9,
|
|
"Platform that should have a MOCS table does not.\n");
|
|
}
|
|
|
|
/* WaDisableSkipCaching:skl,bxt,kbl,glk */
|
|
if (IS_GEN(i915, 9)) {
|
|
int i;
|
|
|
|
for (i = 0; i < table->size; i++)
|
|
if (WARN_ON(table->table[i].l3cc_value &
|
|
(L3_ESC(1) | L3_SCC(0x7))))
|
|
return false;
|
|
}
|
|
|
|
return result;
|
|
}
|
|
|
|
static i915_reg_t mocs_register(const struct intel_engine_cs *engine, int index)
|
|
{
|
|
switch (engine->id) {
|
|
case RCS0:
|
|
return GEN9_GFX_MOCS(index);
|
|
case VCS0:
|
|
return GEN9_MFX0_MOCS(index);
|
|
case BCS0:
|
|
return GEN9_BLT_MOCS(index);
|
|
case VECS0:
|
|
return GEN9_VEBOX_MOCS(index);
|
|
case VCS1:
|
|
return GEN9_MFX1_MOCS(index);
|
|
case VCS2:
|
|
return GEN11_MFX2_MOCS(index);
|
|
default:
|
|
MISSING_CASE(engine->id);
|
|
return INVALID_MMIO_REG;
|
|
}
|
|
}
|
|
|
|
/*
|
|
* Get control_value from MOCS entry taking into account when it's not used:
|
|
* I915_MOCS_PTE's value is returned in this case.
|
|
*/
|
|
static u32 get_entry_control(const struct drm_i915_mocs_table *table,
|
|
unsigned int index)
|
|
{
|
|
if (table->table[index].used)
|
|
return table->table[index].control_value;
|
|
|
|
return table->table[I915_MOCS_PTE].control_value;
|
|
}
|
|
|
|
static void init_mocs_table(struct intel_engine_cs *engine,
|
|
const struct drm_i915_mocs_table *table)
|
|
{
|
|
struct intel_uncore *uncore = engine->uncore;
|
|
u32 unused_value = table->table[I915_MOCS_PTE].control_value;
|
|
unsigned int i;
|
|
|
|
for (i = 0; i < table->size; i++)
|
|
intel_uncore_write_fw(uncore,
|
|
mocs_register(engine, i),
|
|
get_entry_control(table, i));
|
|
|
|
/* All remaining entries are unused */
|
|
for (; i < table->n_entries; i++)
|
|
intel_uncore_write_fw(uncore,
|
|
mocs_register(engine, i),
|
|
unused_value);
|
|
}
|
|
|
|
/*
|
|
* Get l3cc_value from MOCS entry taking into account when it's not used:
|
|
* I915_MOCS_PTE's value is returned in this case.
|
|
*/
|
|
static u16 get_entry_l3cc(const struct drm_i915_mocs_table *table,
|
|
unsigned int index)
|
|
{
|
|
if (table->table[index].used)
|
|
return table->table[index].l3cc_value;
|
|
|
|
return table->table[I915_MOCS_PTE].l3cc_value;
|
|
}
|
|
|
|
static inline u32 l3cc_combine(const struct drm_i915_mocs_table *table,
|
|
u16 low,
|
|
u16 high)
|
|
{
|
|
return low | (u32)high << 16;
|
|
}
|
|
|
|
static void init_l3cc_table(struct intel_engine_cs *engine,
|
|
const struct drm_i915_mocs_table *table)
|
|
{
|
|
struct intel_uncore *uncore = engine->uncore;
|
|
u16 unused_value = table->table[I915_MOCS_PTE].l3cc_value;
|
|
unsigned int i;
|
|
|
|
for (i = 0; i < table->size / 2; i++) {
|
|
u16 low = get_entry_l3cc(table, 2 * i);
|
|
u16 high = get_entry_l3cc(table, 2 * i + 1);
|
|
|
|
intel_uncore_write(uncore,
|
|
GEN9_LNCFCMOCS(i),
|
|
l3cc_combine(table, low, high));
|
|
}
|
|
|
|
/* Odd table size - 1 left over */
|
|
if (table->size & 1) {
|
|
u16 low = get_entry_l3cc(table, 2 * i);
|
|
|
|
intel_uncore_write(uncore,
|
|
GEN9_LNCFCMOCS(i),
|
|
l3cc_combine(table, low, unused_value));
|
|
i++;
|
|
}
|
|
|
|
/* All remaining entries are also unused */
|
|
for (; i < table->n_entries / 2; i++)
|
|
intel_uncore_write(uncore,
|
|
GEN9_LNCFCMOCS(i),
|
|
l3cc_combine(table, unused_value,
|
|
unused_value));
|
|
}
|
|
|
|
void intel_mocs_init_engine(struct intel_engine_cs *engine)
|
|
{
|
|
struct drm_i915_mocs_table table;
|
|
|
|
/* Called under a blanket forcewake */
|
|
assert_forcewakes_active(engine->uncore, FORCEWAKE_ALL);
|
|
|
|
if (!get_mocs_settings(engine->i915, &table))
|
|
return;
|
|
|
|
/* Platforms with global MOCS do not need per-engine initialization. */
|
|
if (!HAS_GLOBAL_MOCS_REGISTERS(engine->i915))
|
|
init_mocs_table(engine, &table);
|
|
|
|
if (engine->class == RENDER_CLASS)
|
|
init_l3cc_table(engine, &table);
|
|
}
|
|
|
|
static void intel_mocs_init_global(struct intel_gt *gt)
|
|
{
|
|
struct intel_uncore *uncore = gt->uncore;
|
|
struct drm_i915_mocs_table table;
|
|
unsigned int index;
|
|
|
|
/*
|
|
* LLC and eDRAM control values are not applicable to dgfx
|
|
*/
|
|
if (IS_DGFX(gt->i915))
|
|
return;
|
|
|
|
GEM_BUG_ON(!HAS_GLOBAL_MOCS_REGISTERS(gt->i915));
|
|
|
|
if (!get_mocs_settings(gt->i915, &table))
|
|
return;
|
|
|
|
if (GEM_DEBUG_WARN_ON(table.size > table.n_entries))
|
|
return;
|
|
|
|
for (index = 0; index < table.size; index++)
|
|
intel_uncore_write(uncore,
|
|
GEN12_GLOBAL_MOCS(index),
|
|
table.table[index].control_value);
|
|
|
|
/*
|
|
* Ok, now set the unused entries to the invalid entry (index 0). These
|
|
* entries are officially undefined and no contract for the contents and
|
|
* settings is given for these entries.
|
|
*/
|
|
for (; index < table.n_entries; index++)
|
|
intel_uncore_write(uncore,
|
|
GEN12_GLOBAL_MOCS(index),
|
|
table.table[0].control_value);
|
|
}
|
|
|
|
void intel_mocs_init(struct intel_gt *gt)
|
|
{
|
|
if (HAS_GLOBAL_MOCS_REGISTERS(gt->i915))
|
|
intel_mocs_init_global(gt);
|
|
}
|