mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-11-30 00:56:45 +07:00
ec6c085cc7
The Allwinner A10 compatibles were following a slightly different compatible patterns than the rest of the SoCs for historical reasons. Add compatibles matching the other pattern to the timer driver for consistency, and keep the older one for backward compatibility. Signed-off-by: Maxime Ripard <maxime.ripard@free-electrons.com> Signed-off-by: Daniel Lezcano <daniel.lezcano@linaro.org>
18 lines
426 B
Plaintext
18 lines
426 B
Plaintext
Allwinner A1X SoCs Timer Controller
|
|
|
|
Required properties:
|
|
|
|
- compatible : should be "allwinner,sun4i-a10-timer"
|
|
- reg : Specifies base physical address and size of the registers.
|
|
- interrupts : The interrupt of the first timer
|
|
- clocks: phandle to the source clock (usually a 24 MHz fixed clock)
|
|
|
|
Example:
|
|
|
|
timer {
|
|
compatible = "allwinner,sun4i-a10-timer";
|
|
reg = <0x01c20c00 0x400>;
|
|
interrupts = <22>;
|
|
clocks = <&osc>;
|
|
};
|