mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-28 11:18:45 +07:00
c7bb4fc16e
MOXA ART SoCs allow to determine PLL output and APB frequencies by reading registers holding multiplier and divisor information. Add a clock driver for this SoC. Signed-off-by: Jonas Jensen <jonas.jensen@gmail.com> Signed-off-by: Mike Turquette <mturquette@linaro.org>
49 lines
1.1 KiB
Plaintext
49 lines
1.1 KiB
Plaintext
Device Tree Clock bindings for arch-moxart
|
|
|
|
This binding uses the common clock binding[1].
|
|
|
|
[1] Documentation/devicetree/bindings/clock/clock-bindings.txt
|
|
|
|
MOXA ART SoCs allow to determine PLL output and APB frequencies
|
|
by reading registers holding multiplier and divisor information.
|
|
|
|
|
|
PLL:
|
|
|
|
Required properties:
|
|
- compatible : Must be "moxa,moxart-pll-clock"
|
|
- #clock-cells : Should be 0
|
|
- reg : Should contain registers location and length
|
|
- clocks : Should contain phandle + clock-specifier for the parent clock
|
|
|
|
Optional properties:
|
|
- clock-output-names : Should contain clock name
|
|
|
|
|
|
APB:
|
|
|
|
Required properties:
|
|
- compatible : Must be "moxa,moxart-apb-clock"
|
|
- #clock-cells : Should be 0
|
|
- reg : Should contain registers location and length
|
|
- clocks : Should contain phandle + clock-specifier for the parent clock
|
|
|
|
Optional properties:
|
|
- clock-output-names : Should contain clock name
|
|
|
|
|
|
For example:
|
|
|
|
clk_pll: clk_pll@98100000 {
|
|
compatible = "moxa,moxart-pll-clock";
|
|
#clock-cells = <0>;
|
|
reg = <0x98100000 0x34>;
|
|
};
|
|
|
|
clk_apb: clk_apb@98100000 {
|
|
compatible = "moxa,moxart-apb-clock";
|
|
#clock-cells = <0>;
|
|
reg = <0x98100000 0x34>;
|
|
clocks = <&clk_pll>;
|
|
};
|