mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-27 07:45:06 +07:00
af873fcece
Based on 1 normalized pattern(s): license terms gnu general public license gpl version 2 extracted by the scancode license scanner the SPDX license identifier GPL-2.0-only has been chosen to replace the boilerplate/reference in 161 file(s). Signed-off-by: Thomas Gleixner <tglx@linutronix.de> Reviewed-by: Allison Randal <allison@lohutok.net> Reviewed-by: Alexios Zavras <alexios.zavras@intel.com> Reviewed-by: Steve Winslow <swinslow@gmail.com> Reviewed-by: Richard Fontana <rfontana@redhat.com> Cc: linux-spdx@vger.kernel.org Link: https://lkml.kernel.org/r/20190528170027.447718015@linutronix.de Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
347 lines
8.2 KiB
C
347 lines
8.2 KiB
C
// SPDX-License-Identifier: GPL-2.0-only
|
|
/*
|
|
* PRCMU clock implementation for ux500 platform.
|
|
*
|
|
* Copyright (C) 2012 ST-Ericsson SA
|
|
* Author: Ulf Hansson <ulf.hansson@linaro.org>
|
|
*/
|
|
|
|
#include <linux/clk-provider.h>
|
|
#include <linux/mfd/dbx500-prcmu.h>
|
|
#include <linux/slab.h>
|
|
#include <linux/io.h>
|
|
#include <linux/err.h>
|
|
#include "clk.h"
|
|
|
|
#define to_clk_prcmu(_hw) container_of(_hw, struct clk_prcmu, hw)
|
|
|
|
struct clk_prcmu {
|
|
struct clk_hw hw;
|
|
u8 cg_sel;
|
|
int is_prepared;
|
|
int is_enabled;
|
|
int opp_requested;
|
|
};
|
|
|
|
/* PRCMU clock operations. */
|
|
|
|
static int clk_prcmu_prepare(struct clk_hw *hw)
|
|
{
|
|
int ret;
|
|
struct clk_prcmu *clk = to_clk_prcmu(hw);
|
|
|
|
ret = prcmu_request_clock(clk->cg_sel, true);
|
|
if (!ret)
|
|
clk->is_prepared = 1;
|
|
|
|
return ret;
|
|
}
|
|
|
|
static void clk_prcmu_unprepare(struct clk_hw *hw)
|
|
{
|
|
struct clk_prcmu *clk = to_clk_prcmu(hw);
|
|
if (prcmu_request_clock(clk->cg_sel, false))
|
|
pr_err("clk_prcmu: %s failed to disable %s.\n", __func__,
|
|
clk_hw_get_name(hw));
|
|
else
|
|
clk->is_prepared = 0;
|
|
}
|
|
|
|
static int clk_prcmu_is_prepared(struct clk_hw *hw)
|
|
{
|
|
struct clk_prcmu *clk = to_clk_prcmu(hw);
|
|
return clk->is_prepared;
|
|
}
|
|
|
|
static int clk_prcmu_enable(struct clk_hw *hw)
|
|
{
|
|
struct clk_prcmu *clk = to_clk_prcmu(hw);
|
|
clk->is_enabled = 1;
|
|
return 0;
|
|
}
|
|
|
|
static void clk_prcmu_disable(struct clk_hw *hw)
|
|
{
|
|
struct clk_prcmu *clk = to_clk_prcmu(hw);
|
|
clk->is_enabled = 0;
|
|
}
|
|
|
|
static int clk_prcmu_is_enabled(struct clk_hw *hw)
|
|
{
|
|
struct clk_prcmu *clk = to_clk_prcmu(hw);
|
|
return clk->is_enabled;
|
|
}
|
|
|
|
static unsigned long clk_prcmu_recalc_rate(struct clk_hw *hw,
|
|
unsigned long parent_rate)
|
|
{
|
|
struct clk_prcmu *clk = to_clk_prcmu(hw);
|
|
return prcmu_clock_rate(clk->cg_sel);
|
|
}
|
|
|
|
static long clk_prcmu_round_rate(struct clk_hw *hw, unsigned long rate,
|
|
unsigned long *parent_rate)
|
|
{
|
|
struct clk_prcmu *clk = to_clk_prcmu(hw);
|
|
return prcmu_round_clock_rate(clk->cg_sel, rate);
|
|
}
|
|
|
|
static int clk_prcmu_set_rate(struct clk_hw *hw, unsigned long rate,
|
|
unsigned long parent_rate)
|
|
{
|
|
struct clk_prcmu *clk = to_clk_prcmu(hw);
|
|
return prcmu_set_clock_rate(clk->cg_sel, rate);
|
|
}
|
|
|
|
static int clk_prcmu_opp_prepare(struct clk_hw *hw)
|
|
{
|
|
int err;
|
|
struct clk_prcmu *clk = to_clk_prcmu(hw);
|
|
|
|
if (!clk->opp_requested) {
|
|
err = prcmu_qos_add_requirement(PRCMU_QOS_APE_OPP,
|
|
(char *)clk_hw_get_name(hw),
|
|
100);
|
|
if (err) {
|
|
pr_err("clk_prcmu: %s fail req APE OPP for %s.\n",
|
|
__func__, clk_hw_get_name(hw));
|
|
return err;
|
|
}
|
|
clk->opp_requested = 1;
|
|
}
|
|
|
|
err = prcmu_request_clock(clk->cg_sel, true);
|
|
if (err) {
|
|
prcmu_qos_remove_requirement(PRCMU_QOS_APE_OPP,
|
|
(char *)clk_hw_get_name(hw));
|
|
clk->opp_requested = 0;
|
|
return err;
|
|
}
|
|
|
|
clk->is_prepared = 1;
|
|
return 0;
|
|
}
|
|
|
|
static void clk_prcmu_opp_unprepare(struct clk_hw *hw)
|
|
{
|
|
struct clk_prcmu *clk = to_clk_prcmu(hw);
|
|
|
|
if (prcmu_request_clock(clk->cg_sel, false)) {
|
|
pr_err("clk_prcmu: %s failed to disable %s.\n", __func__,
|
|
clk_hw_get_name(hw));
|
|
return;
|
|
}
|
|
|
|
if (clk->opp_requested) {
|
|
prcmu_qos_remove_requirement(PRCMU_QOS_APE_OPP,
|
|
(char *)clk_hw_get_name(hw));
|
|
clk->opp_requested = 0;
|
|
}
|
|
|
|
clk->is_prepared = 0;
|
|
}
|
|
|
|
static int clk_prcmu_opp_volt_prepare(struct clk_hw *hw)
|
|
{
|
|
int err;
|
|
struct clk_prcmu *clk = to_clk_prcmu(hw);
|
|
|
|
if (!clk->opp_requested) {
|
|
err = prcmu_request_ape_opp_100_voltage(true);
|
|
if (err) {
|
|
pr_err("clk_prcmu: %s fail req APE OPP VOLT for %s.\n",
|
|
__func__, clk_hw_get_name(hw));
|
|
return err;
|
|
}
|
|
clk->opp_requested = 1;
|
|
}
|
|
|
|
err = prcmu_request_clock(clk->cg_sel, true);
|
|
if (err) {
|
|
prcmu_request_ape_opp_100_voltage(false);
|
|
clk->opp_requested = 0;
|
|
return err;
|
|
}
|
|
|
|
clk->is_prepared = 1;
|
|
return 0;
|
|
}
|
|
|
|
static void clk_prcmu_opp_volt_unprepare(struct clk_hw *hw)
|
|
{
|
|
struct clk_prcmu *clk = to_clk_prcmu(hw);
|
|
|
|
if (prcmu_request_clock(clk->cg_sel, false)) {
|
|
pr_err("clk_prcmu: %s failed to disable %s.\n", __func__,
|
|
clk_hw_get_name(hw));
|
|
return;
|
|
}
|
|
|
|
if (clk->opp_requested) {
|
|
prcmu_request_ape_opp_100_voltage(false);
|
|
clk->opp_requested = 0;
|
|
}
|
|
|
|
clk->is_prepared = 0;
|
|
}
|
|
|
|
static const struct clk_ops clk_prcmu_scalable_ops = {
|
|
.prepare = clk_prcmu_prepare,
|
|
.unprepare = clk_prcmu_unprepare,
|
|
.is_prepared = clk_prcmu_is_prepared,
|
|
.enable = clk_prcmu_enable,
|
|
.disable = clk_prcmu_disable,
|
|
.is_enabled = clk_prcmu_is_enabled,
|
|
.recalc_rate = clk_prcmu_recalc_rate,
|
|
.round_rate = clk_prcmu_round_rate,
|
|
.set_rate = clk_prcmu_set_rate,
|
|
};
|
|
|
|
static const struct clk_ops clk_prcmu_gate_ops = {
|
|
.prepare = clk_prcmu_prepare,
|
|
.unprepare = clk_prcmu_unprepare,
|
|
.is_prepared = clk_prcmu_is_prepared,
|
|
.enable = clk_prcmu_enable,
|
|
.disable = clk_prcmu_disable,
|
|
.is_enabled = clk_prcmu_is_enabled,
|
|
.recalc_rate = clk_prcmu_recalc_rate,
|
|
};
|
|
|
|
static const struct clk_ops clk_prcmu_scalable_rate_ops = {
|
|
.is_enabled = clk_prcmu_is_enabled,
|
|
.recalc_rate = clk_prcmu_recalc_rate,
|
|
.round_rate = clk_prcmu_round_rate,
|
|
.set_rate = clk_prcmu_set_rate,
|
|
};
|
|
|
|
static const struct clk_ops clk_prcmu_rate_ops = {
|
|
.is_enabled = clk_prcmu_is_enabled,
|
|
.recalc_rate = clk_prcmu_recalc_rate,
|
|
};
|
|
|
|
static const struct clk_ops clk_prcmu_opp_gate_ops = {
|
|
.prepare = clk_prcmu_opp_prepare,
|
|
.unprepare = clk_prcmu_opp_unprepare,
|
|
.is_prepared = clk_prcmu_is_prepared,
|
|
.enable = clk_prcmu_enable,
|
|
.disable = clk_prcmu_disable,
|
|
.is_enabled = clk_prcmu_is_enabled,
|
|
.recalc_rate = clk_prcmu_recalc_rate,
|
|
};
|
|
|
|
static const struct clk_ops clk_prcmu_opp_volt_scalable_ops = {
|
|
.prepare = clk_prcmu_opp_volt_prepare,
|
|
.unprepare = clk_prcmu_opp_volt_unprepare,
|
|
.is_prepared = clk_prcmu_is_prepared,
|
|
.enable = clk_prcmu_enable,
|
|
.disable = clk_prcmu_disable,
|
|
.is_enabled = clk_prcmu_is_enabled,
|
|
.recalc_rate = clk_prcmu_recalc_rate,
|
|
.round_rate = clk_prcmu_round_rate,
|
|
.set_rate = clk_prcmu_set_rate,
|
|
};
|
|
|
|
static struct clk *clk_reg_prcmu(const char *name,
|
|
const char *parent_name,
|
|
u8 cg_sel,
|
|
unsigned long rate,
|
|
unsigned long flags,
|
|
const struct clk_ops *clk_prcmu_ops)
|
|
{
|
|
struct clk_prcmu *clk;
|
|
struct clk_init_data clk_prcmu_init;
|
|
struct clk *clk_reg;
|
|
|
|
if (!name) {
|
|
pr_err("clk_prcmu: %s invalid arguments passed\n", __func__);
|
|
return ERR_PTR(-EINVAL);
|
|
}
|
|
|
|
clk = kzalloc(sizeof(*clk), GFP_KERNEL);
|
|
if (!clk)
|
|
return ERR_PTR(-ENOMEM);
|
|
|
|
clk->cg_sel = cg_sel;
|
|
clk->is_prepared = 1;
|
|
clk->is_enabled = 1;
|
|
clk->opp_requested = 0;
|
|
/* "rate" can be used for changing the initial frequency */
|
|
if (rate)
|
|
prcmu_set_clock_rate(cg_sel, rate);
|
|
|
|
clk_prcmu_init.name = name;
|
|
clk_prcmu_init.ops = clk_prcmu_ops;
|
|
clk_prcmu_init.flags = flags;
|
|
clk_prcmu_init.parent_names = (parent_name ? &parent_name : NULL);
|
|
clk_prcmu_init.num_parents = (parent_name ? 1 : 0);
|
|
clk->hw.init = &clk_prcmu_init;
|
|
|
|
clk_reg = clk_register(NULL, &clk->hw);
|
|
if (IS_ERR_OR_NULL(clk_reg))
|
|
goto free_clk;
|
|
|
|
return clk_reg;
|
|
|
|
free_clk:
|
|
kfree(clk);
|
|
pr_err("clk_prcmu: %s failed to register clk\n", __func__);
|
|
return ERR_PTR(-ENOMEM);
|
|
}
|
|
|
|
struct clk *clk_reg_prcmu_scalable(const char *name,
|
|
const char *parent_name,
|
|
u8 cg_sel,
|
|
unsigned long rate,
|
|
unsigned long flags)
|
|
{
|
|
return clk_reg_prcmu(name, parent_name, cg_sel, rate, flags,
|
|
&clk_prcmu_scalable_ops);
|
|
}
|
|
|
|
struct clk *clk_reg_prcmu_gate(const char *name,
|
|
const char *parent_name,
|
|
u8 cg_sel,
|
|
unsigned long flags)
|
|
{
|
|
return clk_reg_prcmu(name, parent_name, cg_sel, 0, flags,
|
|
&clk_prcmu_gate_ops);
|
|
}
|
|
|
|
struct clk *clk_reg_prcmu_scalable_rate(const char *name,
|
|
const char *parent_name,
|
|
u8 cg_sel,
|
|
unsigned long rate,
|
|
unsigned long flags)
|
|
{
|
|
return clk_reg_prcmu(name, parent_name, cg_sel, rate, flags,
|
|
&clk_prcmu_scalable_rate_ops);
|
|
}
|
|
|
|
struct clk *clk_reg_prcmu_rate(const char *name,
|
|
const char *parent_name,
|
|
u8 cg_sel,
|
|
unsigned long flags)
|
|
{
|
|
return clk_reg_prcmu(name, parent_name, cg_sel, 0, flags,
|
|
&clk_prcmu_rate_ops);
|
|
}
|
|
|
|
struct clk *clk_reg_prcmu_opp_gate(const char *name,
|
|
const char *parent_name,
|
|
u8 cg_sel,
|
|
unsigned long flags)
|
|
{
|
|
return clk_reg_prcmu(name, parent_name, cg_sel, 0, flags,
|
|
&clk_prcmu_opp_gate_ops);
|
|
}
|
|
|
|
struct clk *clk_reg_prcmu_opp_volt_scalable(const char *name,
|
|
const char *parent_name,
|
|
u8 cg_sel,
|
|
unsigned long rate,
|
|
unsigned long flags)
|
|
{
|
|
return clk_reg_prcmu(name, parent_name, cg_sel, rate, flags,
|
|
&clk_prcmu_opp_volt_scalable_ops);
|
|
}
|