mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-11 03:48:01 +07:00
b85a3ef4ac
The 1st board support is minimal to get a system up and running on the Xilinx platform. This platform reuses the clock implementation from plat-versatile, and it depends entirely on CONFIG_OF support. There is only one board support file which obtains all device information from a device tree dtb file which is passed to the kernel at boot time. Signed-off-by: John Linn <john.linn@xilinx.com>
52 lines
1.2 KiB
C
52 lines
1.2 KiB
C
/* arch/arm/mach-zynq/include/mach/uncompress.h
|
|
*
|
|
* Copyright (C) 2011 Xilinx
|
|
*
|
|
* This software is licensed under the terms of the GNU General Public
|
|
* License version 2, as published by the Free Software Foundation, and
|
|
* may be copied, distributed, and modified under those terms.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*/
|
|
|
|
#ifndef __MACH_UNCOMPRESS_H__
|
|
#define __MACH_UNCOMPRESS_H__
|
|
|
|
#include <linux/io.h>
|
|
#include <asm/processor.h>
|
|
#include <mach/zynq_soc.h>
|
|
#include <mach/uart.h>
|
|
|
|
void arch_decomp_setup(void)
|
|
{
|
|
}
|
|
|
|
static inline void flush(void)
|
|
{
|
|
/*
|
|
* Wait while the FIFO is not empty
|
|
*/
|
|
while (!(__raw_readl(IOMEM(LL_UART_PADDR + UART_SR_OFFSET)) &
|
|
UART_SR_TXEMPTY))
|
|
cpu_relax();
|
|
}
|
|
|
|
#define arch_decomp_wdog()
|
|
|
|
static void putc(char ch)
|
|
{
|
|
/*
|
|
* Wait for room in the FIFO, then write the char into the FIFO
|
|
*/
|
|
while (__raw_readl(IOMEM(LL_UART_PADDR + UART_SR_OFFSET)) &
|
|
UART_SR_TXFULL)
|
|
cpu_relax();
|
|
|
|
__raw_writel(ch, IOMEM(LL_UART_PADDR + UART_FIFO_OFFSET));
|
|
}
|
|
|
|
#endif
|