mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-27 05:17:11 +07:00
707d33cb0b
Add CRG driver for Hi3798CV200 SoC. CRG(Clock and Reset Generator) module generates clock and reset signals used by other module blocks on SoC. Signed-off-by: Jiancheng Xue <xuejiancheng@hisilicon.com> Acked-by: Rob Herring <robh@kernel.org> Signed-off-by: Stephen Boyd <sboyd@codeaurora.org>
35 lines
1015 B
C
35 lines
1015 B
C
/*
|
|
* HiSilicon Clock and Reset Driver Header
|
|
*
|
|
* Copyright (c) 2016 HiSilicon Limited.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License as published by
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
* (at your option) any later version.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*/
|
|
|
|
#ifndef __HISI_CRG_H
|
|
#define __HISI_CRG_H
|
|
|
|
struct hisi_clock_data;
|
|
struct hisi_reset_controller;
|
|
|
|
struct hisi_crg_funcs {
|
|
struct hisi_clock_data* (*register_clks)(struct platform_device *pdev);
|
|
void (*unregister_clks)(struct platform_device *pdev);
|
|
};
|
|
|
|
struct hisi_crg_dev {
|
|
struct hisi_clock_data *clk_data;
|
|
struct hisi_reset_controller *rstc;
|
|
const struct hisi_crg_funcs *funcs;
|
|
};
|
|
|
|
#endif /* __HISI_CRG_H */
|