mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-22 23:40:25 +07:00
be8454afc5
-----BEGIN PGP SIGNATURE----- iQIcBAABAgAGBQJdLMSbAAoJEAx081l5xIa+udkP/iWr8mw44tWYb8Wuzc/aR91v 02X/J4S9XTQttNn/1Gpq9ItTLMf0Gc08tk1wEBBHAWi/qGaGZS2al+rv0afeuuQa aFhQzioDi7K/YZt92iEJhdx7wVMyydICTg3INmYlSP7/FyzLp6gBQRGSJ1kX5mHZ qWsFZgUOH9V5evyB6fDMleDaqFOKfcwrD7XYwbOheL/HeYQSv5AYn3VBupBFQ76L 0hclI5VzZQ5V0nnqRTNDQVA9Yl6NTl+2eXTn5vuBtwKXEI6JJw8eihZp2oZDXqfS L441w7wGbkRPzN5kjMZjs1ToPMTlMveR5kL6Sc+o3DT/HmIr1odeaSDXR/93UOLd z0CRJ6xMC8h1ThLNHp8UgbxCKqIwYPsY2wVqjsJt7lDY5jma7Yv2YJ9ocYGHN/sO DVHcU6ugbwvuC5wZZtVZl5J4hjnBZwNRGSVK+iM0tkjalgdEuSFehXT7eQ8SphF/ yI5gD1xNEwGfZ4bvZ3u/QrDCcpUAgPIUYmxEa2tPJILQWOJ9O87yc0y9Z21k9Ef1 9yDqrFV3sPqC2xj/0ufZG/18+Yt99Ykg1jQE3RGDwD/59KAeqPbOvqTKyVODV9jE qje6ScSIc2G0713uss2bcaD3k+rCB5YL2JkKrk5OWW/T2+n9T+JFaiNh7dnSFFcU gBKyeY24OyCDMwXrby0K =SI+Y -----END PGP SIGNATURE----- Merge tag 'drm-next-2019-07-16' of git://anongit.freedesktop.org/drm/drm Pull drm updates from Dave Airlie: "The biggest thing in this is the AMD Navi GPU support, this again contains a bunch of header files that are large. These are the new AMD RX5700 GPUs that just recently became available. New drivers: - ST-Ericsson MCDE driver - Ingenic JZ47xx SoC UAPI change: - HDR source metadata property Core: - HDR inforframes and EDID parsing - drm hdmi infoframe unpacking - remove prime sg_table caching into dma-buf - New gem vram helpers to reduce driver code - Lots of drmP.h removal - reservation fencing fix - documentation updates - drm_fb_helper_connector removed - mode name command handler rewrite fbcon: - Remove the fbcon notifiers ttm: - forward progress fixes dma-buf: - make mmap call optional - debugfs refcount fixes - dma-fence free with pending signals fix - each dma-buf gets an inode Panels: - Lots of additional panel bindings amdgpu: - initial navi10 support - avoid hw reset - HDR metadata support - new thermal sensors for vega asics - RAS fixes - use HMM rather than MMU notifier - xgmi topology via kfd - SR-IOV fixes - driver reload fixes - DC use a core bpc attribute - Aux fixes for DC - Bandwidth calc updates for DC - Clock handling refactor - kfd VEGAM support vmwgfx: - Coherent memory support changes i915: - HDR Support - HDMI i2c link - Icelake multi-segmented gamma support - GuC firmware update - Mule Creek Canyon PCH support for EHL - EHL platform updtes - move i915.alpha_support to i915.force_probe - runtime PM refactoring - VBT parsing refactoring - DSI fixes - struct mutex dependency reduction - GEM code reorg mali-dp: - Komeda driver features msm: - dsi vs EPROBE_DEFER fixes - msm8998 snapdragon 835 support - a540 gpu support - mdp5 and dpu interconnect support exynos: - drmP.h removal tegra: - misc fixes tda998x: - audio support improvements - pixel repeated mode support - quantisation range handling corrections - HDMI vendor info fix armada: - interlace support fix - overlay/video plane register handling refactor - add gamma support rockchip: - RX3328 support panfrost: - expose perf counters via hidden ioctls vkms: - enumerate CRC sources list ast: - rework BO handling mgag200: - rework BO handling dw-hdmi: - suspend/resume support rcar-du: - R8A774A1 Soc Support - LVDS dual-link mode support - Additional formats - Misc fixes omapdrm: - DSI command mode display support stm - fb modifier support - runtime PM support sun4i: - use vmap ops vc4: - binner bo binding rework v3d: - compute shader support - resync/sync fixes - job management refactoring lima: - NULL pointer in irq handler fix - scheduler default timeout virtio: - fence seqno support - trace events bochs: - misc fixes tc458767: - IRQ/HDP handling sii902x: - HDMI audio support atmel-hlcdc: - misc fixes meson: - zpos support" * tag 'drm-next-2019-07-16' of git://anongit.freedesktop.org/drm/drm: (1815 commits) Revert "Merge branch 'vmwgfx-next' of git://people.freedesktop.org/~thomash/linux into drm-next" Revert "mm: adjust apply_to_pfn_range interface for dropped token." mm: adjust apply_to_pfn_range interface for dropped token. drm/amdgpu/navi10: add uclk activity sensor drm/amdgpu: properly guard the generic discovery code drm/amdgpu: add missing documentation on new module parameters drm/amdgpu: don't invalidate caches in RELEASE_MEM, only do the writeback drm/amd/display: avoid 64-bit division drm/amdgpu/psp11: simplify the ucode register logic drm/amdgpu: properly guard DC support in navi code drm/amd/powerplay: vega20: fix uninitialized variable use drm/amd/display: dcn20: include linux/delay.h amdgpu: make pmu support optional drm/amd/powerplay: Zero initialize current_rpm in vega20_get_fan_speed_percent drm/amd/powerplay: Zero initialize freq in smu_v11_0_get_current_clk_freq drm/amd/powerplay: Use memset to initialize metrics structs drm/amdgpu/mes10.1: Fix header guard drm/amd/powerplay: add temperature sensor support for navi10 drm/amdgpu: fix scheduler timeout calc drm/amdgpu: Prepare for hmm_range_register API change (v2) ...
159 lines
3.6 KiB
C
159 lines
3.6 KiB
C
// SPDX-License-Identifier: GPL-2.0-only
|
|
/*
|
|
* Copyright (C) 2012 Russell King
|
|
*
|
|
* Armada 510 (aka Dove) variant support
|
|
*/
|
|
#include <linux/clk.h>
|
|
#include <linux/io.h>
|
|
#include <drm/drm_probe_helper.h>
|
|
#include "armada_crtc.h"
|
|
#include "armada_drm.h"
|
|
#include "armada_hw.h"
|
|
|
|
struct armada510_variant_data {
|
|
struct clk *clks[4];
|
|
struct clk *sel_clk;
|
|
};
|
|
|
|
static int armada510_crtc_init(struct armada_crtc *dcrtc, struct device *dev)
|
|
{
|
|
struct armada510_variant_data *v;
|
|
struct clk *clk;
|
|
int idx;
|
|
|
|
v = devm_kzalloc(dev, sizeof(*v), GFP_KERNEL);
|
|
if (!v)
|
|
return -ENOMEM;
|
|
|
|
dcrtc->variant_data = v;
|
|
|
|
if (dev->of_node) {
|
|
struct property *prop;
|
|
const char *s;
|
|
|
|
of_property_for_each_string(dev->of_node, "clock-names", prop,
|
|
s) {
|
|
if (!strcmp(s, "ext_ref_clk0"))
|
|
idx = 0;
|
|
else if (!strcmp(s, "ext_ref_clk1"))
|
|
idx = 1;
|
|
else if (!strcmp(s, "plldivider"))
|
|
idx = 2;
|
|
else if (!strcmp(s, "axibus"))
|
|
idx = 3;
|
|
else
|
|
continue;
|
|
|
|
clk = devm_clk_get(dev, s);
|
|
if (IS_ERR(clk))
|
|
return PTR_ERR(clk) == -ENOENT ? -EPROBE_DEFER :
|
|
PTR_ERR(clk);
|
|
v->clks[idx] = clk;
|
|
}
|
|
} else {
|
|
clk = devm_clk_get(dev, "ext_ref_clk1");
|
|
if (IS_ERR(clk))
|
|
return PTR_ERR(clk) == -ENOENT ? -EPROBE_DEFER :
|
|
PTR_ERR(clk);
|
|
|
|
v->clks[1] = clk;
|
|
}
|
|
|
|
/*
|
|
* Lower the watermark so to eliminate jitter at higher bandwidths.
|
|
* Disable SRAM read wait state to avoid system hang with external
|
|
* clock.
|
|
*/
|
|
armada_updatel(CFG_DMA_WM(0x20), CFG_SRAM_WAIT | CFG_DMA_WM_MASK,
|
|
dcrtc->base + LCD_CFG_RDREG4F);
|
|
|
|
/* Initialise SPU register */
|
|
writel_relaxed(ADV_HWC32ENABLE | ADV_HWC32ARGB | ADV_HWC32BLEND,
|
|
dcrtc->base + LCD_SPU_ADV_REG);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static const u32 armada510_clk_sels[] = {
|
|
SCLK_510_EXTCLK0,
|
|
SCLK_510_EXTCLK1,
|
|
SCLK_510_PLL,
|
|
SCLK_510_AXI,
|
|
};
|
|
|
|
static const struct armada_clocking_params armada510_clocking = {
|
|
/* HDMI requires -0.6%..+0.5% */
|
|
.permillage_min = 994,
|
|
.permillage_max = 1005,
|
|
.settable = BIT(0) | BIT(1),
|
|
.div_max = SCLK_510_INT_DIV_MASK,
|
|
};
|
|
|
|
/*
|
|
* Armada510 specific SCLK register selection.
|
|
* This gets called with sclk = NULL to test whether the mode is
|
|
* supportable, and again with sclk != NULL to set the clocks up for
|
|
* that. The former can return an error, but the latter is expected
|
|
* not to.
|
|
*/
|
|
static int armada510_crtc_compute_clock(struct armada_crtc *dcrtc,
|
|
const struct drm_display_mode *mode, uint32_t *sclk)
|
|
{
|
|
struct armada510_variant_data *v = dcrtc->variant_data;
|
|
unsigned long desired_khz = mode->crtc_clock;
|
|
struct armada_clk_result res;
|
|
int ret, idx;
|
|
|
|
idx = armada_crtc_select_clock(dcrtc, &res, &armada510_clocking,
|
|
v->clks, ARRAY_SIZE(v->clks),
|
|
desired_khz);
|
|
if (idx < 0)
|
|
return idx;
|
|
|
|
ret = clk_prepare_enable(res.clk);
|
|
if (ret)
|
|
return ret;
|
|
|
|
if (sclk) {
|
|
clk_set_rate(res.clk, res.desired_clk_hz);
|
|
|
|
*sclk = res.div | armada510_clk_sels[idx];
|
|
|
|
/* We are now using this clock */
|
|
v->sel_clk = res.clk;
|
|
swap(dcrtc->clk, res.clk);
|
|
}
|
|
|
|
clk_disable_unprepare(res.clk);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void armada510_crtc_disable(struct armada_crtc *dcrtc)
|
|
{
|
|
if (dcrtc->clk) {
|
|
clk_disable_unprepare(dcrtc->clk);
|
|
dcrtc->clk = NULL;
|
|
}
|
|
}
|
|
|
|
static void armada510_crtc_enable(struct armada_crtc *dcrtc,
|
|
const struct drm_display_mode *mode)
|
|
{
|
|
struct armada510_variant_data *v = dcrtc->variant_data;
|
|
|
|
if (!dcrtc->clk && v->sel_clk) {
|
|
if (!WARN_ON(clk_prepare_enable(v->sel_clk)))
|
|
dcrtc->clk = v->sel_clk;
|
|
}
|
|
}
|
|
|
|
const struct armada_variant armada510_ops = {
|
|
.has_spu_adv_reg = true,
|
|
.init = armada510_crtc_init,
|
|
.compute_clock = armada510_crtc_compute_clock,
|
|
.disable = armada510_crtc_disable,
|
|
.enable = armada510_crtc_enable,
|
|
};
|