mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-03 22:36:40 +07:00
ARM: tegra: Fix data type for io address
Warnings were generated because following commit changed data type for address pointer 195bbca ARM: 7500/1: io: avoid writeback addressing modes for __raw_ accessors arch/arm/mach-tegra/tegra30_clocks.c: In function 'clk_measure_input_freq': arch/arm/mach-tegra/tegra30_clocks.c:418:2: warning: passing argument 2 of '__raw_writel' makes pointer from integer without a cast .../arch/arm/include/asm/io.h:88:20: note: expected 'volatile void *' but argument is of type 'unsigned int Signed-off-by: Prashant Gaikwad <pgaikwad@nvidia.com> Signed-off-by: Stephen Warren <swarren@nvidia.com>
This commit is contained in:
parent
20f4665831
commit
fa67ccb61d
@ -365,19 +365,19 @@ static void __iomem *misc_gp_hidrev_base = IO_ADDRESS(TEGRA_APB_MISC_BASE);
|
||||
static int tegra_periph_clk_enable_refcount[CLK_OUT_ENB_NUM * 32];
|
||||
|
||||
#define clk_writel(value, reg) \
|
||||
__raw_writel(value, (u32)reg_clk_base + (reg))
|
||||
__raw_writel(value, reg_clk_base + (reg))
|
||||
#define clk_readl(reg) \
|
||||
__raw_readl((u32)reg_clk_base + (reg))
|
||||
__raw_readl(reg_clk_base + (reg))
|
||||
#define pmc_writel(value, reg) \
|
||||
__raw_writel(value, (u32)reg_pmc_base + (reg))
|
||||
__raw_writel(value, reg_pmc_base + (reg))
|
||||
#define pmc_readl(reg) \
|
||||
__raw_readl((u32)reg_pmc_base + (reg))
|
||||
__raw_readl(reg_pmc_base + (reg))
|
||||
#define chipid_readl() \
|
||||
__raw_readl((u32)misc_gp_hidrev_base + MISC_GP_HIDREV)
|
||||
__raw_readl(misc_gp_hidrev_base + MISC_GP_HIDREV)
|
||||
|
||||
#define clk_writel_delay(value, reg) \
|
||||
do { \
|
||||
__raw_writel((value), (u32)reg_clk_base + (reg)); \
|
||||
__raw_writel((value), reg_clk_base + (reg)); \
|
||||
udelay(2); \
|
||||
} while (0)
|
||||
|
||||
|
Loading…
Reference in New Issue
Block a user