mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-11-26 11:30:54 +07:00
[ARM] S3C64XX: Clock support for S3C6400/S3C6410
Add the PLL clock initialisation and clock registration and include the clocks sourced via CLKDIVx for most of the on-chip peripherals. Signed-off-by: Ben Dooks <ben-linux@fluff.org>
This commit is contained in:
parent
c652d2ddb9
commit
cf18acf0e0
@ -10,6 +10,7 @@
|
||||
config CPU_S3C6410
|
||||
bool
|
||||
select CPU_S3C6400_INIT
|
||||
select CPU_S3C6400_CLOCK
|
||||
help
|
||||
Enable S3C6410 CPU support
|
||||
|
||||
|
@ -35,6 +35,7 @@
|
||||
#include <plat/cpu.h>
|
||||
#include <plat/devs.h>
|
||||
#include <plat/clock.h>
|
||||
#include <plat/s3c6400.h>
|
||||
#include <plat/s3c6410.h>
|
||||
|
||||
/* Initial IO mappings */
|
||||
@ -57,6 +58,8 @@ void __init s3c6410_init_clocks(int xtal)
|
||||
printk(KERN_INFO "%s: initialising clocks\n", __func__);
|
||||
s3c24xx_register_baseclocks(xtal);
|
||||
s3c64xx_register_clocks();
|
||||
s3c6400_register_clocks();
|
||||
s3c6400_setup_clocks();
|
||||
}
|
||||
|
||||
void __init s3c6410_init_irq(void)
|
||||
|
@ -78,3 +78,6 @@ extern void s3c2412_setup_clocks(void);
|
||||
extern void s3c244x_setup_clocks(void);
|
||||
extern void s3c2443_setup_clocks(void);
|
||||
|
||||
/* S3C64XX specific functions and clocks */
|
||||
|
||||
extern int s3c64xx_sclk_ctrl(struct clk *clk, int enable);
|
||||
|
@ -27,4 +27,10 @@ config CPU_S3C6400_INIT
|
||||
Common initialisation code for the S3C6400 that is shared
|
||||
by other CPUs in the series, such as the S3C6410.
|
||||
|
||||
config CPU_S3C6400_CLOCK
|
||||
bool
|
||||
help
|
||||
Common clock support code for the S3C6400 that is shared
|
||||
by other CPUs in the series, such as the S3C6410.
|
||||
|
||||
endif
|
||||
|
@ -20,3 +20,4 @@ obj-y += clock.o
|
||||
# CPU support
|
||||
|
||||
obj-$(CONFIG_CPU_S3C6400_INIT) += s3c6400-init.o
|
||||
obj-$(CONFIG_CPU_S3C6400_CLOCK) += s3c6400-clock.o
|
||||
|
@ -67,7 +67,7 @@ static int s3c64xx_hclk_ctrl(struct clk *clk, int enable)
|
||||
return s3c64xx_gate(S3C_HCLK_GATE, clk, enable);
|
||||
}
|
||||
|
||||
static int s3c6xx_sclk_ctrl(struct clk *clk, int enable)
|
||||
int s3c64xx_sclk_ctrl(struct clk *clk, int enable)
|
||||
{
|
||||
return s3c64xx_gate(S3C_SCLK_GATE, clk, enable);
|
||||
}
|
||||
|
@ -33,6 +33,59 @@
|
||||
#define S3C_PCLK_GATE S3C_CLKREG(0x34)
|
||||
#define S3C_SCLK_GATE S3C_CLKREG(0x38)
|
||||
|
||||
/* CLKDIV0 */
|
||||
#define S3C6400_CLKDIV0_MFC_MASK (0xf << 28)
|
||||
#define S3C6400_CLKDIV0_MFC_SHIFT (28)
|
||||
#define S3C6400_CLKDIV0_JPEG_MASK (0xf << 24)
|
||||
#define S3C6400_CLKDIV0_JPEG_SHIFT (24)
|
||||
#define S3C6400_CLKDIV0_CAM_MASK (0xf << 20)
|
||||
#define S3C6400_CLKDIV0_CAM_SHIFT (20)
|
||||
#define S3C6400_CLKDIV0_SECURITY_MASK (0x3 << 18)
|
||||
#define S3C6400_CLKDIV0_SECURITY_SHIFT (18)
|
||||
#define S3C6400_CLKDIV0_PCLK_MASK (0xf << 12)
|
||||
#define S3C6400_CLKDIV0_PCLK_SHIFT (12)
|
||||
#define S3C6400_CLKDIV0_HCLK2_MASK (0x7 << 9)
|
||||
#define S3C6400_CLKDIV0_HCLK2_SHIFT (9)
|
||||
#define S3C6400_CLKDIV0_HCLK_MASK (0x1 << 8)
|
||||
#define S3C6400_CLKDIV0_HCLK_SHIFT (8)
|
||||
#define S3C6400_CLKDIV0_MPLL_MASK (0x1 << 4)
|
||||
#define S3C6400_CLKDIV0_MPLL_SHIFT (4)
|
||||
#define S3C6400_CLKDIV0_ARM_MASK (0x3 << 0)
|
||||
#define S3C6410_CLKDIV0_ARM_MASK (0x7 << 0)
|
||||
#define S3C6400_CLKDIV0_ARM_SHIFT (0)
|
||||
|
||||
/* CLKDIV1 */
|
||||
#define S3C6410_CLKDIV1_FIMC_MASK (0xf << 24)
|
||||
#define S3C6410_CLKDIV1_FIMC_SHIFT (24)
|
||||
#define S3C6400_CLKDIV1_UHOST_MASK (0xf << 20)
|
||||
#define S3C6400_CLKDIV1_UHOST_SHIFT (20)
|
||||
#define S3C6400_CLKDIV1_SCALER_MASK (0xf << 16)
|
||||
#define S3C6400_CLKDIV1_SCALER_SHIFT (16)
|
||||
#define S3C6400_CLKDIV1_LCD_MASK (0xf << 12)
|
||||
#define S3C6400_CLKDIV1_LCD_SHIFT (12)
|
||||
#define S3C6400_CLKDIV1_MMC2_MASK (0xf << 8)
|
||||
#define S3C6400_CLKDIV1_MMC2_SHIFT (8)
|
||||
#define S3C6400_CLKDIV1_MMC1_MASK (0xf << 4)
|
||||
#define S3C6400_CLKDIV1_MMC1_SHIFT (4)
|
||||
#define S3C6400_CLKDIV1_MMC0_MASK (0xf << 0)
|
||||
#define S3C6400_CLKDIV1_MMC0_SHIFT (0)
|
||||
|
||||
/* CLKDIV2 */
|
||||
#define S3C6410_CLKDIV2_AUDIO2_MASK (0xf << 24)
|
||||
#define S3C6410_CLKDIV2_AUDIO2_SHIFT (24)
|
||||
#define S3C6400_CLKDIV2_IRDA_MASK (0xf << 20)
|
||||
#define S3C6400_CLKDIV2_IRDA_SHIFT (20)
|
||||
#define S3C6400_CLKDIV2_UART_MASK (0xf << 16)
|
||||
#define S3C6400_CLKDIV2_UART_SHIFT (16)
|
||||
#define S3C6400_CLKDIV2_AUDIO1_MASK (0xf << 12)
|
||||
#define S3C6400_CLKDIV2_AUDIO1_SHIFT (12)
|
||||
#define S3C6400_CLKDIV2_AUDIO0_MASK (0xf << 8)
|
||||
#define S3C6400_CLKDIV2_AUDIO0_SHIFT (8)
|
||||
#define S3C6400_CLKDIV2_SPI1_MASK (0xf << 4)
|
||||
#define S3C6400_CLKDIV2_SPI1_SHIFT (4)
|
||||
#define S3C6400_CLKDIV2_SPI0_MASK (0xf << 0)
|
||||
#define S3C6400_CLKDIV2_SPI0_SHIFT (0)
|
||||
|
||||
/* HCLK GATE Registers */
|
||||
#define S3C_CLKCON_HCLK_BUS (1<<30)
|
||||
#define S3C_CLKCON_HCLK_SECUR (1<<29)
|
||||
@ -128,4 +181,44 @@
|
||||
#define S3C_CLKCON_SCLK_CAM (1<<2)
|
||||
#define S3C_CLKCON_SCLK_JPEG (1<<1)
|
||||
|
||||
#endif /* __PLAT_REGS_CLOCK_H */
|
||||
/* CLKSRC */
|
||||
|
||||
#define S3C6400_CLKSRC_APLL_MOUT (1 << 0)
|
||||
#define S3C6400_CLKSRC_MPLL_MOUT (1 << 1)
|
||||
#define S3C6400_CLKSRC_EPLL_MOUT (1 << 2)
|
||||
#define S3C6400_CLKSRC_APLL_MOUT_SHIFT (0)
|
||||
#define S3C6400_CLKSRC_MPLL_MOUT_SHIFT (1)
|
||||
#define S3C6400_CLKSRC_EPLL_MOUT_SHIFT (2)
|
||||
#define S3C6400_CLKSRC_MFC (1 << 4)
|
||||
|
||||
#define S3C6410_CLKSRC_TV27_MASK (0x1 << 31)
|
||||
#define S3C6410_CLKSRC_TV27_SHIFT (31)
|
||||
#define S3C6410_CLKSRC_DAC27_MASK (0x1 << 30)
|
||||
#define S3C6410_CLKSRC_DAC27_SHIFT (30)
|
||||
#define S3C6400_CLKSRC_SCALER_MASK (0x3 << 28)
|
||||
#define S3C6400_CLKSRC_SCALER_SHIFT (28)
|
||||
#define S3C6400_CLKSRC_LCD_MASK (0x3 << 26)
|
||||
#define S3C6400_CLKSRC_LCD_SHIFT (26)
|
||||
#define S3C6400_CLKSRC_IRDA_MASK (0x3 << 24)
|
||||
#define S3C6400_CLKSRC_IRDA_SHIFT (24)
|
||||
#define S3C6400_CLKSRC_MMC2_MASK (0x3 << 22)
|
||||
#define S3C6400_CLKSRC_MMC2_SHIFT (22)
|
||||
#define S3C6400_CLKSRC_MMC1_MASK (0x3 << 20)
|
||||
#define S3C6400_CLKSRC_MMC1_SHIFT (20)
|
||||
#define S3C6400_CLKSRC_MMC0_MASK (0xf << 1)
|
||||
#define S3C6400_CLKSRC_MMC0_SHIFT (1)
|
||||
#define S3C6400_CLKSRC_SPI1_MASK (0x3 << 16)
|
||||
#define S3C6400_CLKSRC_SPI1_SHIFT (16)
|
||||
#define S3C6400_CLKSRC_SPI0_MASK (0x3 << 14)
|
||||
#define S3C6400_CLKSRC_SPI0_SHIFT (14)
|
||||
#define S3C6400_CLKSRC_UART_MASK (0x1 << 13)
|
||||
#define S3C6400_CLKSRC_UART_SHIFT (13)
|
||||
#define S3C6400_CLKSRC_AUDIO1_MASK (0x7 << 10)
|
||||
#define S3C6400_CLKSRC_AUDIO1_SHIFT (10)
|
||||
#define S3C6400_CLKSRC_AUDIO0_MASK (0x7 << 7)
|
||||
#define S3C6400_CLKSRC_AUDIO0_SHIFT (7)
|
||||
#define S3C6400_CLKSRC_UHOST_MASK (0x3 << 5)
|
||||
#define S3C6400_CLKSRC_UHOST_SHIFT (5)
|
||||
|
||||
|
||||
#endif /* _PLAT_REGS_CLOCK_H */
|
||||
|
@ -15,6 +15,8 @@
|
||||
/* Common init code for S3C6400 related SoCs */
|
||||
|
||||
extern void s3c6400_common_init_uarts(struct s3c2410_uartcfg *cfg, int no);
|
||||
extern void s3c6400_register_clocks(void);
|
||||
extern void s3c6400_setup_clocks(void);
|
||||
|
||||
#ifdef CONFIG_CPU_S3C6400
|
||||
|
||||
|
654
arch/arm/plat-s3c64xx/s3c6400-clock.c
Normal file
654
arch/arm/plat-s3c64xx/s3c6400-clock.c
Normal file
@ -0,0 +1,654 @@
|
||||
/* linux/arch/arm/plat-s3c64xx/s3c6400-clock.c
|
||||
*
|
||||
* Copyright 2008 Openmoko, Inc.
|
||||
* Copyright 2008 Simtec Electronics
|
||||
* Ben Dooks <ben@simtec.co.uk>
|
||||
* http://armlinux.simtec.co.uk/
|
||||
*
|
||||
* S3C6400 based common clock support
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify
|
||||
* it under the terms of the GNU General Public License version 2 as
|
||||
* published by the Free Software Foundation.
|
||||
*/
|
||||
|
||||
#include <linux/init.h>
|
||||
#include <linux/module.h>
|
||||
#include <linux/kernel.h>
|
||||
#include <linux/list.h>
|
||||
#include <linux/errno.h>
|
||||
#include <linux/err.h>
|
||||
#include <linux/clk.h>
|
||||
#include <linux/sysdev.h>
|
||||
#include <linux/io.h>
|
||||
|
||||
#include <mach/hardware.h>
|
||||
#include <mach/map.h>
|
||||
|
||||
#include <plat/cpu-freq.h>
|
||||
|
||||
#include <plat/regs-clock.h>
|
||||
#include <plat/clock.h>
|
||||
#include <plat/cpu.h>
|
||||
#include <plat/pll.h>
|
||||
|
||||
/* fin_apll, fin_mpll and fin_epll are all the same clock, which we call
|
||||
* ext_xtal_mux for want of an actual name from the manual.
|
||||
*/
|
||||
|
||||
struct clk clk_ext_xtal_mux = {
|
||||
.name = "ext_xtal",
|
||||
.id = -1,
|
||||
};
|
||||
|
||||
#define clk_fin_apll clk_ext_xtal_mux
|
||||
#define clk_fin_mpll clk_ext_xtal_mux
|
||||
#define clk_fin_epll clk_ext_xtal_mux
|
||||
|
||||
#define clk_fout_mpll clk_mpll
|
||||
|
||||
struct clk_sources {
|
||||
unsigned int nr_sources;
|
||||
struct clk **sources;
|
||||
};
|
||||
|
||||
struct clksrc_clk {
|
||||
struct clk clk;
|
||||
unsigned int mask;
|
||||
unsigned int shift;
|
||||
|
||||
struct clk_sources *sources;
|
||||
|
||||
unsigned int divider_shift;
|
||||
void __iomem *reg_divider;
|
||||
};
|
||||
|
||||
struct clk clk_fout_apll = {
|
||||
.name = "fout_apll",
|
||||
.id = -1,
|
||||
};
|
||||
|
||||
static struct clk *clk_src_apll_list[] = {
|
||||
[0] = &clk_fin_apll,
|
||||
[1] = &clk_fout_apll,
|
||||
};
|
||||
|
||||
static struct clk_sources clk_src_apll = {
|
||||
.sources = clk_src_apll_list,
|
||||
.nr_sources = ARRAY_SIZE(clk_src_apll_list),
|
||||
};
|
||||
|
||||
struct clksrc_clk clk_mout_apll = {
|
||||
.clk = {
|
||||
.name = "mout_apll",
|
||||
.id = -1,
|
||||
},
|
||||
.shift = S3C6400_CLKSRC_APLL_MOUT_SHIFT,
|
||||
.mask = S3C6400_CLKSRC_APLL_MOUT,
|
||||
.sources = &clk_src_apll,
|
||||
};
|
||||
|
||||
struct clk clk_fout_epll = {
|
||||
.name = "fout_epll",
|
||||
.id = -1,
|
||||
};
|
||||
|
||||
static struct clk *clk_src_epll_list[] = {
|
||||
[0] = &clk_fin_epll,
|
||||
[1] = &clk_fout_epll,
|
||||
};
|
||||
|
||||
static struct clk_sources clk_src_epll = {
|
||||
.sources = clk_src_epll_list,
|
||||
.nr_sources = ARRAY_SIZE(clk_src_epll_list),
|
||||
};
|
||||
|
||||
struct clksrc_clk clk_mout_epll = {
|
||||
.clk = {
|
||||
.name = "mout_epll",
|
||||
.id = -1,
|
||||
},
|
||||
.shift = S3C6400_CLKSRC_EPLL_MOUT_SHIFT,
|
||||
.mask = S3C6400_CLKSRC_EPLL_MOUT,
|
||||
.sources = &clk_src_epll,
|
||||
};
|
||||
|
||||
static struct clk *clk_src_mpll_list[] = {
|
||||
[0] = &clk_fin_mpll,
|
||||
[1] = &clk_fout_mpll,
|
||||
};
|
||||
|
||||
static struct clk_sources clk_src_mpll = {
|
||||
.sources = clk_src_mpll_list,
|
||||
.nr_sources = ARRAY_SIZE(clk_src_mpll_list),
|
||||
};
|
||||
|
||||
struct clksrc_clk clk_mout_mpll = {
|
||||
.clk = {
|
||||
.name = "mout_mpll",
|
||||
.id = -1,
|
||||
},
|
||||
.shift = S3C6400_CLKSRC_MPLL_MOUT_SHIFT,
|
||||
.mask = S3C6400_CLKSRC_MPLL_MOUT,
|
||||
.sources = &clk_src_mpll,
|
||||
};
|
||||
|
||||
static unsigned long s3c64xx_clk_doutmpll_get_rate(struct clk *clk)
|
||||
{
|
||||
unsigned long rate = clk_get_rate(clk->parent);
|
||||
|
||||
printk(KERN_INFO "%s: parent is %ld\n", __func__, rate);
|
||||
|
||||
if (__raw_readl(S3C_CLK_DIV0) & S3C6400_CLKDIV0_MPLL_MASK)
|
||||
rate /= 2;
|
||||
|
||||
return rate;
|
||||
}
|
||||
|
||||
struct clk clk_dout_mpll = {
|
||||
.name = "dout_mpll",
|
||||
.id = -1,
|
||||
.parent = &clk_mout_mpll.clk,
|
||||
.get_rate = s3c64xx_clk_doutmpll_get_rate,
|
||||
};
|
||||
|
||||
static struct clk *clkset_spi_mmc_list[] = {
|
||||
&clk_mout_epll.clk,
|
||||
&clk_dout_mpll,
|
||||
&clk_fin_epll,
|
||||
&clk_27m,
|
||||
};
|
||||
|
||||
static struct clk_sources clkset_spi_mmc = {
|
||||
.sources = clkset_spi_mmc_list,
|
||||
.nr_sources = ARRAY_SIZE(clkset_spi_mmc_list),
|
||||
};
|
||||
|
||||
static struct clk *clkset_irda_list[] = {
|
||||
&clk_mout_epll.clk,
|
||||
&clk_dout_mpll,
|
||||
NULL,
|
||||
&clk_27m,
|
||||
};
|
||||
|
||||
static struct clk_sources clkset_irda = {
|
||||
.sources = clkset_irda_list,
|
||||
.nr_sources = ARRAY_SIZE(clkset_irda_list),
|
||||
};
|
||||
|
||||
static struct clk *clkset_uart_list[] = {
|
||||
&clk_mout_epll.clk,
|
||||
&clk_dout_mpll,
|
||||
NULL,
|
||||
NULL
|
||||
};
|
||||
|
||||
static struct clk_sources clkset_uart = {
|
||||
.sources = clkset_uart_list,
|
||||
.nr_sources = ARRAY_SIZE(clkset_uart_list),
|
||||
};
|
||||
|
||||
static struct clk *clkset_uhost_list[] = {
|
||||
&clk_mout_epll.clk,
|
||||
&clk_dout_mpll,
|
||||
&clk_fin_epll,
|
||||
&clk_48m,
|
||||
};
|
||||
|
||||
static struct clk_sources clkset_uhost = {
|
||||
.sources = clkset_uhost_list,
|
||||
.nr_sources = ARRAY_SIZE(clkset_uhost_list),
|
||||
};
|
||||
|
||||
|
||||
/* The peripheral clocks are all controlled via clocksource followed
|
||||
* by an optional divider and gate stage. We currently roll this into
|
||||
* one clock which hides the intermediate clock from the mux.
|
||||
*
|
||||
* Note, the JPEG clock can only be an even divider...
|
||||
*
|
||||
* The scaler and LCD clocks depend on the S3C64XX version, and also
|
||||
* have a common parent divisor so are not included here.
|
||||
*/
|
||||
|
||||
static inline struct clksrc_clk *to_clksrc(struct clk *clk)
|
||||
{
|
||||
return container_of(clk, struct clksrc_clk, clk);
|
||||
}
|
||||
|
||||
static unsigned long s3c64xx_getrate_clksrc(struct clk *clk)
|
||||
{
|
||||
struct clksrc_clk *sclk = to_clksrc(clk);
|
||||
unsigned long rate = clk_get_rate(clk->parent);
|
||||
u32 clkdiv = __raw_readl(sclk->reg_divider);
|
||||
|
||||
clkdiv >>= sclk->divider_shift;
|
||||
clkdiv &= 0xf;
|
||||
clkdiv++;
|
||||
|
||||
rate /= clkdiv;
|
||||
return rate;
|
||||
}
|
||||
|
||||
static int s3c64xx_setrate_clksrc(struct clk *clk, unsigned long rate)
|
||||
{
|
||||
struct clksrc_clk *sclk = to_clksrc(clk);
|
||||
void __iomem *reg = sclk->reg_divider;
|
||||
unsigned int div;
|
||||
u32 val;
|
||||
|
||||
rate = clk_round_rate(clk, rate);
|
||||
div = clk_get_rate(clk->parent) / rate;
|
||||
|
||||
val = __raw_readl(reg);
|
||||
val &= ~sclk->mask;
|
||||
val |= (rate - 1) << sclk->shift;
|
||||
__raw_writel(val, reg);
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
||||
static int s3c64xx_setparent_clksrc(struct clk *clk, struct clk *parent)
|
||||
{
|
||||
struct clksrc_clk *sclk = to_clksrc(clk);
|
||||
struct clk_sources *srcs = sclk->sources;
|
||||
u32 clksrc = __raw_readl(S3C_CLK_SRC);
|
||||
int src_nr = -1;
|
||||
int ptr;
|
||||
|
||||
for (ptr = 0; ptr < srcs->nr_sources; ptr++)
|
||||
if (srcs->sources[ptr] == parent) {
|
||||
src_nr = ptr;
|
||||
break;
|
||||
}
|
||||
|
||||
if (src_nr >= 0) {
|
||||
clksrc &= ~sclk->mask;
|
||||
clksrc |= src_nr << sclk->shift;
|
||||
|
||||
__raw_writel(clksrc, S3C_CLK_SRC);
|
||||
return 0;
|
||||
}
|
||||
|
||||
return -EINVAL;
|
||||
}
|
||||
|
||||
static unsigned long s3c64xx_roundrate_clksrc(struct clk *clk,
|
||||
unsigned long rate)
|
||||
{
|
||||
unsigned long parent_rate = clk_get_rate(clk->parent);
|
||||
int div;
|
||||
|
||||
if (rate > parent_rate)
|
||||
rate = parent_rate;
|
||||
else {
|
||||
div = rate / parent_rate;
|
||||
|
||||
if (div == 0)
|
||||
div = 1;
|
||||
if (div > 16)
|
||||
div = 16;
|
||||
|
||||
rate = parent_rate / div;
|
||||
}
|
||||
|
||||
return rate;
|
||||
}
|
||||
|
||||
static struct clksrc_clk clk_mmc0 = {
|
||||
.clk = {
|
||||
.name = "mmc_bus",
|
||||
.id = 0,
|
||||
.ctrlbit = S3C_CLKCON_SCLK_MMC0,
|
||||
.enable = s3c64xx_sclk_ctrl,
|
||||
.set_parent = s3c64xx_setparent_clksrc,
|
||||
.get_rate = s3c64xx_getrate_clksrc,
|
||||
.set_rate = s3c64xx_setrate_clksrc,
|
||||
.round_rate = s3c64xx_roundrate_clksrc,
|
||||
},
|
||||
.shift = S3C6400_CLKSRC_MMC0_SHIFT,
|
||||
.mask = S3C6400_CLKSRC_MMC0_MASK,
|
||||
.sources = &clkset_spi_mmc,
|
||||
.divider_shift = S3C6400_CLKDIV1_MMC0_SHIFT,
|
||||
.reg_divider = S3C_CLK_DIV1,
|
||||
};
|
||||
|
||||
static struct clksrc_clk clk_mmc1 = {
|
||||
.clk = {
|
||||
.name = "mmc_bus",
|
||||
.id = 1,
|
||||
.ctrlbit = S3C_CLKCON_SCLK_MMC1,
|
||||
.enable = s3c64xx_sclk_ctrl,
|
||||
.get_rate = s3c64xx_getrate_clksrc,
|
||||
.set_rate = s3c64xx_setrate_clksrc,
|
||||
.set_parent = s3c64xx_setparent_clksrc,
|
||||
.round_rate = s3c64xx_roundrate_clksrc,
|
||||
},
|
||||
.shift = S3C6400_CLKSRC_MMC1_SHIFT,
|
||||
.mask = S3C6400_CLKSRC_MMC1_MASK,
|
||||
.sources = &clkset_spi_mmc,
|
||||
.divider_shift = S3C6400_CLKDIV1_MMC1_SHIFT,
|
||||
.reg_divider = S3C_CLK_DIV1,
|
||||
};
|
||||
|
||||
static struct clksrc_clk clk_mmc2 = {
|
||||
.clk = {
|
||||
.name = "mmc_bus",
|
||||
.id = 2,
|
||||
.ctrlbit = S3C_CLKCON_SCLK_MMC2,
|
||||
.enable = s3c64xx_sclk_ctrl,
|
||||
.get_rate = s3c64xx_getrate_clksrc,
|
||||
.set_rate = s3c64xx_setrate_clksrc,
|
||||
.set_parent = s3c64xx_setparent_clksrc,
|
||||
.round_rate = s3c64xx_roundrate_clksrc,
|
||||
},
|
||||
.shift = S3C6400_CLKSRC_MMC2_SHIFT,
|
||||
.mask = S3C6400_CLKSRC_MMC2_MASK,
|
||||
.sources = &clkset_spi_mmc,
|
||||
.divider_shift = S3C6400_CLKDIV1_MMC2_SHIFT,
|
||||
.reg_divider = S3C_CLK_DIV1,
|
||||
};
|
||||
|
||||
static struct clksrc_clk clk_usbhost = {
|
||||
.clk = {
|
||||
.name = "usb-host-bus",
|
||||
.id = -1,
|
||||
.ctrlbit = S3C_CLKCON_SCLK_UHOST,
|
||||
.enable = s3c64xx_sclk_ctrl,
|
||||
.set_parent = s3c64xx_setparent_clksrc,
|
||||
.get_rate = s3c64xx_getrate_clksrc,
|
||||
.set_rate = s3c64xx_setrate_clksrc,
|
||||
.round_rate = s3c64xx_roundrate_clksrc,
|
||||
},
|
||||
.shift = S3C6400_CLKSRC_UHOST_SHIFT,
|
||||
.mask = S3C6400_CLKSRC_UHOST_MASK,
|
||||
.sources = &clkset_uhost,
|
||||
.divider_shift = S3C6400_CLKDIV1_UHOST_SHIFT,
|
||||
.reg_divider = S3C_CLK_DIV1,
|
||||
};
|
||||
|
||||
static struct clksrc_clk clk_uart_uclk1 = {
|
||||
.clk = {
|
||||
.name = "uclk1",
|
||||
.id = -1,
|
||||
.ctrlbit = S3C_CLKCON_SCLK_UART,
|
||||
.enable = s3c64xx_sclk_ctrl,
|
||||
.set_parent = s3c64xx_setparent_clksrc,
|
||||
.get_rate = s3c64xx_getrate_clksrc,
|
||||
.set_rate = s3c64xx_setrate_clksrc,
|
||||
.round_rate = s3c64xx_roundrate_clksrc,
|
||||
},
|
||||
.shift = S3C6400_CLKSRC_UART_SHIFT,
|
||||
.mask = S3C6400_CLKSRC_UART_MASK,
|
||||
.sources = &clkset_uart,
|
||||
.divider_shift = S3C6400_CLKDIV2_UART_SHIFT,
|
||||
.reg_divider = S3C_CLK_DIV2,
|
||||
};
|
||||
|
||||
/* Where does UCLK0 come from? */
|
||||
|
||||
static struct clksrc_clk clk_spi0 = {
|
||||
.clk = {
|
||||
.name = "spi-bus",
|
||||
.id = 0,
|
||||
.ctrlbit = S3C_CLKCON_SCLK_SPI0,
|
||||
.enable = s3c64xx_sclk_ctrl,
|
||||
.set_parent = s3c64xx_setparent_clksrc,
|
||||
.get_rate = s3c64xx_getrate_clksrc,
|
||||
.set_rate = s3c64xx_setrate_clksrc,
|
||||
.round_rate = s3c64xx_roundrate_clksrc,
|
||||
},
|
||||
.shift = S3C6400_CLKSRC_SPI0_SHIFT,
|
||||
.mask = S3C6400_CLKSRC_SPI0_MASK,
|
||||
.sources = &clkset_spi_mmc,
|
||||
.divider_shift = S3C6400_CLKDIV2_SPI0_SHIFT,
|
||||
.reg_divider = S3C_CLK_DIV2,
|
||||
};
|
||||
|
||||
static struct clksrc_clk clk_spi1 = {
|
||||
.clk = {
|
||||
.name = "spi-bus",
|
||||
.id = 1,
|
||||
.ctrlbit = S3C_CLKCON_SCLK_SPI1,
|
||||
.enable = s3c64xx_sclk_ctrl,
|
||||
.set_parent = s3c64xx_setparent_clksrc,
|
||||
.get_rate = s3c64xx_getrate_clksrc,
|
||||
.set_rate = s3c64xx_setrate_clksrc,
|
||||
.round_rate = s3c64xx_roundrate_clksrc,
|
||||
},
|
||||
.shift = S3C6400_CLKSRC_SPI1_SHIFT,
|
||||
.mask = S3C6400_CLKSRC_SPI1_MASK,
|
||||
.sources = &clkset_spi_mmc,
|
||||
.divider_shift = S3C6400_CLKDIV2_SPI1_SHIFT,
|
||||
.reg_divider = S3C_CLK_DIV2,
|
||||
};
|
||||
|
||||
static struct clk clk_iis_cd0 = {
|
||||
.name = "iis_cdclk0",
|
||||
.id = -1,
|
||||
};
|
||||
|
||||
static struct clk clk_iis_cd1 = {
|
||||
.name = "iis_cdclk1",
|
||||
.id = -1,
|
||||
};
|
||||
|
||||
static struct clk clk_pcm_cd = {
|
||||
.name = "pcm_cdclk",
|
||||
.id = -1,
|
||||
};
|
||||
|
||||
static struct clk *clkset_audio0_list[] = {
|
||||
[0] = &clk_mout_epll.clk,
|
||||
[1] = &clk_dout_mpll,
|
||||
[2] = &clk_fin_epll,
|
||||
[3] = &clk_iis_cd0,
|
||||
[4] = &clk_pcm_cd,
|
||||
};
|
||||
|
||||
static struct clk_sources clkset_audio0 = {
|
||||
.sources = clkset_audio0_list,
|
||||
.nr_sources = ARRAY_SIZE(clkset_audio0_list),
|
||||
};
|
||||
|
||||
static struct clksrc_clk clk_audio0 = {
|
||||
.clk = {
|
||||
.name = "audio-bus",
|
||||
.id = 0,
|
||||
.ctrlbit = S3C_CLKCON_SCLK_AUDIO0,
|
||||
.enable = s3c64xx_sclk_ctrl,
|
||||
.set_parent = s3c64xx_setparent_clksrc,
|
||||
.get_rate = s3c64xx_getrate_clksrc,
|
||||
.set_rate = s3c64xx_setrate_clksrc,
|
||||
.round_rate = s3c64xx_roundrate_clksrc,
|
||||
},
|
||||
.shift = S3C6400_CLKSRC_AUDIO0_SHIFT,
|
||||
.mask = S3C6400_CLKSRC_AUDIO0_MASK,
|
||||
.sources = &clkset_audio0,
|
||||
.divider_shift = S3C6400_CLKDIV2_AUDIO0_SHIFT,
|
||||
.reg_divider = S3C_CLK_DIV2,
|
||||
};
|
||||
|
||||
static struct clk *clkset_audio1_list[] = {
|
||||
[0] = &clk_mout_epll.clk,
|
||||
[1] = &clk_dout_mpll,
|
||||
[2] = &clk_fin_epll,
|
||||
[3] = &clk_iis_cd1,
|
||||
[4] = &clk_pcm_cd,
|
||||
};
|
||||
|
||||
static struct clk_sources clkset_audio1 = {
|
||||
.sources = clkset_audio1_list,
|
||||
.nr_sources = ARRAY_SIZE(clkset_audio1_list),
|
||||
};
|
||||
|
||||
static struct clksrc_clk clk_audio1 = {
|
||||
.clk = {
|
||||
.name = "audio-bus",
|
||||
.id = 1,
|
||||
.ctrlbit = S3C_CLKCON_SCLK_AUDIO1,
|
||||
.enable = s3c64xx_sclk_ctrl,
|
||||
.set_parent = s3c64xx_setparent_clksrc,
|
||||
.get_rate = s3c64xx_getrate_clksrc,
|
||||
.set_rate = s3c64xx_setrate_clksrc,
|
||||
.round_rate = s3c64xx_roundrate_clksrc,
|
||||
},
|
||||
.shift = S3C6400_CLKSRC_AUDIO1_SHIFT,
|
||||
.mask = S3C6400_CLKSRC_AUDIO1_MASK,
|
||||
.sources = &clkset_audio1,
|
||||
.divider_shift = S3C6400_CLKDIV2_AUDIO1_SHIFT,
|
||||
.reg_divider = S3C_CLK_DIV2,
|
||||
};
|
||||
|
||||
static struct clksrc_clk clk_irda = {
|
||||
.clk = {
|
||||
.name = "irda-bus",
|
||||
.id = 0,
|
||||
.ctrlbit = S3C_CLKCON_SCLK_IRDA,
|
||||
.enable = s3c64xx_sclk_ctrl,
|
||||
.set_parent = s3c64xx_setparent_clksrc,
|
||||
.get_rate = s3c64xx_getrate_clksrc,
|
||||
.set_rate = s3c64xx_setrate_clksrc,
|
||||
.round_rate = s3c64xx_roundrate_clksrc,
|
||||
},
|
||||
.shift = S3C6400_CLKSRC_IRDA_SHIFT,
|
||||
.mask = S3C6400_CLKSRC_IRDA_MASK,
|
||||
.sources = &clkset_irda,
|
||||
.divider_shift = S3C6400_CLKDIV2_IRDA_SHIFT,
|
||||
.reg_divider = S3C_CLK_DIV2,
|
||||
};
|
||||
|
||||
/* Clock initialisation code */
|
||||
|
||||
static struct clksrc_clk *init_parents[] = {
|
||||
&clk_mout_apll,
|
||||
&clk_mout_epll,
|
||||
&clk_mout_mpll,
|
||||
&clk_mmc0,
|
||||
&clk_mmc1,
|
||||
&clk_mmc2,
|
||||
&clk_usbhost,
|
||||
&clk_uart_uclk1,
|
||||
&clk_spi0,
|
||||
&clk_spi1,
|
||||
&clk_audio0,
|
||||
&clk_audio1,
|
||||
&clk_irda,
|
||||
};
|
||||
|
||||
static void __init_or_cpufreq s3c6400_set_clksrc(struct clksrc_clk *clk)
|
||||
{
|
||||
struct clk_sources *srcs = clk->sources;
|
||||
u32 clksrc = __raw_readl(S3C_CLK_SRC);
|
||||
|
||||
clksrc &= clk->mask;
|
||||
clksrc >>= clk->shift;
|
||||
|
||||
if (clksrc > srcs->nr_sources || !srcs->sources[clksrc]) {
|
||||
printk(KERN_ERR "%s: bad source %d\n",
|
||||
clk->clk.name, clksrc);
|
||||
return;
|
||||
}
|
||||
|
||||
clk->clk.parent = srcs->sources[clksrc];
|
||||
|
||||
printk(KERN_INFO "%s: source is %s (%d), rate is %ld\n",
|
||||
clk->clk.name, clk->clk.parent->name, clksrc,
|
||||
clk_get_rate(&clk->clk));
|
||||
}
|
||||
|
||||
#define GET_DIV(clk, field) ((((clk) & field##_MASK) >> field##_SHIFT) + 1)
|
||||
|
||||
void __init_or_cpufreq s3c6400_setup_clocks(void)
|
||||
{
|
||||
struct clk *xtal_clk;
|
||||
unsigned long xtal;
|
||||
unsigned long fclk;
|
||||
unsigned long hclk;
|
||||
unsigned long hclk2;
|
||||
unsigned long pclk;
|
||||
unsigned long epll;
|
||||
unsigned long apll;
|
||||
unsigned long mpll;
|
||||
unsigned int ptr;
|
||||
u32 clkdiv0;
|
||||
|
||||
printk(KERN_INFO "%s: registering clocks\n", __func__);
|
||||
|
||||
clkdiv0 = __raw_readl(S3C_CLK_DIV0);
|
||||
printk(KERN_INFO "%s: clkdiv0 = %08x\n", __func__, clkdiv0);
|
||||
|
||||
xtal_clk = clk_get(NULL, "xtal");
|
||||
BUG_ON(IS_ERR(xtal_clk));
|
||||
|
||||
xtal = clk_get_rate(xtal_clk);
|
||||
clk_put(xtal_clk);
|
||||
|
||||
printk(KERN_INFO "%s: xtal is %ld\n", __func__, xtal);
|
||||
|
||||
epll = s3c6400_get_epll(xtal);
|
||||
mpll = s3c6400_get_pll(xtal, __raw_readl(S3C_MPLL_CON));
|
||||
apll = s3c6400_get_pll(xtal, __raw_readl(S3C_APLL_CON));
|
||||
|
||||
fclk = mpll;
|
||||
|
||||
printk(KERN_INFO "S3C64XX: PLL settings, A=%ld, M=%ld, E=%ld\n",
|
||||
apll, mpll, epll);
|
||||
|
||||
hclk2 = mpll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
|
||||
hclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK);
|
||||
pclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_PCLK);
|
||||
|
||||
printk(KERN_INFO "S3C64XX: HCLK2=%ld, HCLK=%ld, PCLK=%ld\n",
|
||||
hclk2, hclk, pclk);
|
||||
|
||||
clk_fout_mpll.rate = mpll;
|
||||
clk_fout_epll.rate = epll;
|
||||
clk_fout_apll.rate = apll;
|
||||
|
||||
clk_h.rate = hclk;
|
||||
clk_p.rate = pclk;
|
||||
clk_f.rate = fclk;
|
||||
|
||||
for (ptr = 0; ptr < ARRAY_SIZE(init_parents); ptr++)
|
||||
s3c6400_set_clksrc(init_parents[ptr]);
|
||||
}
|
||||
|
||||
static struct clk *clks[] __initdata = {
|
||||
&clk_ext_xtal_mux,
|
||||
&clk_iis_cd0,
|
||||
&clk_iis_cd1,
|
||||
&clk_pcm_cd,
|
||||
&clk_mout_epll.clk,
|
||||
&clk_mout_mpll.clk,
|
||||
&clk_dout_mpll,
|
||||
&clk_mmc0.clk,
|
||||
&clk_mmc1.clk,
|
||||
&clk_mmc2.clk,
|
||||
&clk_usbhost.clk,
|
||||
&clk_uart_uclk1.clk,
|
||||
&clk_spi0.clk,
|
||||
&clk_spi1.clk,
|
||||
&clk_audio0.clk,
|
||||
&clk_audio1.clk,
|
||||
&clk_irda.clk,
|
||||
};
|
||||
|
||||
void __init s3c6400_register_clocks(void)
|
||||
{
|
||||
struct clk *clkp;
|
||||
int ret;
|
||||
int ptr;
|
||||
|
||||
for (ptr = 0; ptr < ARRAY_SIZE(clks); ptr++) {
|
||||
clkp = clks[ptr];
|
||||
ret = s3c24xx_register_clock(clkp);
|
||||
if (ret < 0) {
|
||||
printk(KERN_ERR "Failed to register clock %s (%d)\n",
|
||||
clkp->name, ret);
|
||||
}
|
||||
}
|
||||
|
||||
clk_mpll.parent = &clk_mout_mpll.clk;
|
||||
clk_epll.parent = &clk_mout_epll.clk;
|
||||
}
|
Loading…
Reference in New Issue
Block a user