mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-11-26 17:40:53 +07:00
ARM: dts: am43xx: fix clock node definitions to avoid build warnings
Upcoming change to DT compiler is going to complain about nodes which have a reg property, but have not defined the address in their name. This patch fixes following type of warnings for AM43xx clock nodes: Warning (unit_address_vs_reg): Node /ocp/cm@48004000/clocks/dpll3_m2_ck has a reg or ranges property, but no unit name Signed-off-by: Tero Kristo <t-kristo@ti.com> Signed-off-by: Tony Lindgren <tony@atomide.com>
This commit is contained in:
parent
b524cab331
commit
c567048194
@ -8,7 +8,7 @@
|
|||||||
* published by the Free Software Foundation.
|
* published by the Free Software Foundation.
|
||||||
*/
|
*/
|
||||||
&scm_clocks {
|
&scm_clocks {
|
||||||
sys_clkin_ck: sys_clkin_ck {
|
sys_clkin_ck: sys_clkin_ck@40 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&sysboot_freq_sel_ck>, <&crystal_freq_sel_ck>;
|
clocks = <&sysboot_freq_sel_ck>, <&crystal_freq_sel_ck>;
|
||||||
@ -16,7 +16,7 @@ sys_clkin_ck: sys_clkin_ck {
|
|||||||
reg = <0x0040>;
|
reg = <0x0040>;
|
||||||
};
|
};
|
||||||
|
|
||||||
crystal_freq_sel_ck: crystal_freq_sel_ck {
|
crystal_freq_sel_ck: crystal_freq_sel_ck@40 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>;
|
clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>;
|
||||||
@ -104,7 +104,7 @@ aes0_fck: aes0_fck {
|
|||||||
clock-div = <1>;
|
clock-div = <1>;
|
||||||
};
|
};
|
||||||
|
|
||||||
ehrpwm0_tbclk: ehrpwm0_tbclk {
|
ehrpwm0_tbclk: ehrpwm0_tbclk@664 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&l4ls_gclk>;
|
clocks = <&l4ls_gclk>;
|
||||||
@ -112,7 +112,7 @@ ehrpwm0_tbclk: ehrpwm0_tbclk {
|
|||||||
reg = <0x0664>;
|
reg = <0x0664>;
|
||||||
};
|
};
|
||||||
|
|
||||||
ehrpwm1_tbclk: ehrpwm1_tbclk {
|
ehrpwm1_tbclk: ehrpwm1_tbclk@664 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&l4ls_gclk>;
|
clocks = <&l4ls_gclk>;
|
||||||
@ -120,7 +120,7 @@ ehrpwm1_tbclk: ehrpwm1_tbclk {
|
|||||||
reg = <0x0664>;
|
reg = <0x0664>;
|
||||||
};
|
};
|
||||||
|
|
||||||
ehrpwm2_tbclk: ehrpwm2_tbclk {
|
ehrpwm2_tbclk: ehrpwm2_tbclk@664 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&l4ls_gclk>;
|
clocks = <&l4ls_gclk>;
|
||||||
@ -128,7 +128,7 @@ ehrpwm2_tbclk: ehrpwm2_tbclk {
|
|||||||
reg = <0x0664>;
|
reg = <0x0664>;
|
||||||
};
|
};
|
||||||
|
|
||||||
ehrpwm3_tbclk: ehrpwm3_tbclk {
|
ehrpwm3_tbclk: ehrpwm3_tbclk@664 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&l4ls_gclk>;
|
clocks = <&l4ls_gclk>;
|
||||||
@ -136,7 +136,7 @@ ehrpwm3_tbclk: ehrpwm3_tbclk {
|
|||||||
reg = <0x0664>;
|
reg = <0x0664>;
|
||||||
};
|
};
|
||||||
|
|
||||||
ehrpwm4_tbclk: ehrpwm4_tbclk {
|
ehrpwm4_tbclk: ehrpwm4_tbclk@664 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&l4ls_gclk>;
|
clocks = <&l4ls_gclk>;
|
||||||
@ -144,7 +144,7 @@ ehrpwm4_tbclk: ehrpwm4_tbclk {
|
|||||||
reg = <0x0664>;
|
reg = <0x0664>;
|
||||||
};
|
};
|
||||||
|
|
||||||
ehrpwm5_tbclk: ehrpwm5_tbclk {
|
ehrpwm5_tbclk: ehrpwm5_tbclk@664 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&l4ls_gclk>;
|
clocks = <&l4ls_gclk>;
|
||||||
@ -195,7 +195,7 @@ tclkin_ck: tclkin_ck {
|
|||||||
clock-frequency = <26000000>;
|
clock-frequency = <26000000>;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_core_ck: dpll_core_ck {
|
dpll_core_ck: dpll_core_ck@2d20 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,am3-dpll-core-clock";
|
compatible = "ti,am3-dpll-core-clock";
|
||||||
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
||||||
@ -208,7 +208,7 @@ dpll_core_x2_ck: dpll_core_x2_ck {
|
|||||||
clocks = <&dpll_core_ck>;
|
clocks = <&dpll_core_ck>;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_core_m4_ck: dpll_core_m4_ck {
|
dpll_core_m4_ck: dpll_core_m4_ck@2d38 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,divider-clock";
|
compatible = "ti,divider-clock";
|
||||||
clocks = <&dpll_core_x2_ck>;
|
clocks = <&dpll_core_x2_ck>;
|
||||||
@ -219,7 +219,7 @@ dpll_core_m4_ck: dpll_core_m4_ck {
|
|||||||
ti,invert-autoidle-bit;
|
ti,invert-autoidle-bit;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_core_m5_ck: dpll_core_m5_ck {
|
dpll_core_m5_ck: dpll_core_m5_ck@2d3c {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,divider-clock";
|
compatible = "ti,divider-clock";
|
||||||
clocks = <&dpll_core_x2_ck>;
|
clocks = <&dpll_core_x2_ck>;
|
||||||
@ -230,7 +230,7 @@ dpll_core_m5_ck: dpll_core_m5_ck {
|
|||||||
ti,invert-autoidle-bit;
|
ti,invert-autoidle-bit;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_core_m6_ck: dpll_core_m6_ck {
|
dpll_core_m6_ck: dpll_core_m6_ck@2d40 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,divider-clock";
|
compatible = "ti,divider-clock";
|
||||||
clocks = <&dpll_core_x2_ck>;
|
clocks = <&dpll_core_x2_ck>;
|
||||||
@ -241,14 +241,14 @@ dpll_core_m6_ck: dpll_core_m6_ck {
|
|||||||
ti,invert-autoidle-bit;
|
ti,invert-autoidle-bit;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_mpu_ck: dpll_mpu_ck {
|
dpll_mpu_ck: dpll_mpu_ck@2d60 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,am3-dpll-clock";
|
compatible = "ti,am3-dpll-clock";
|
||||||
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
||||||
reg = <0x2d60>, <0x2d64>, <0x2d6c>;
|
reg = <0x2d60>, <0x2d64>, <0x2d6c>;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_mpu_m2_ck: dpll_mpu_m2_ck {
|
dpll_mpu_m2_ck: dpll_mpu_m2_ck@2d70 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,divider-clock";
|
compatible = "ti,divider-clock";
|
||||||
clocks = <&dpll_mpu_ck>;
|
clocks = <&dpll_mpu_ck>;
|
||||||
@ -267,14 +267,14 @@ mpu_periphclk: mpu_periphclk {
|
|||||||
clock-div = <2>;
|
clock-div = <2>;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_ddr_ck: dpll_ddr_ck {
|
dpll_ddr_ck: dpll_ddr_ck@2da0 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,am3-dpll-clock";
|
compatible = "ti,am3-dpll-clock";
|
||||||
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
||||||
reg = <0x2da0>, <0x2da4>, <0x2dac>;
|
reg = <0x2da0>, <0x2da4>, <0x2dac>;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_ddr_m2_ck: dpll_ddr_m2_ck {
|
dpll_ddr_m2_ck: dpll_ddr_m2_ck@2db0 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,divider-clock";
|
compatible = "ti,divider-clock";
|
||||||
clocks = <&dpll_ddr_ck>;
|
clocks = <&dpll_ddr_ck>;
|
||||||
@ -285,14 +285,14 @@ dpll_ddr_m2_ck: dpll_ddr_m2_ck {
|
|||||||
ti,invert-autoidle-bit;
|
ti,invert-autoidle-bit;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_disp_ck: dpll_disp_ck {
|
dpll_disp_ck: dpll_disp_ck@2e20 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,am3-dpll-clock";
|
compatible = "ti,am3-dpll-clock";
|
||||||
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
||||||
reg = <0x2e20>, <0x2e24>, <0x2e2c>;
|
reg = <0x2e20>, <0x2e24>, <0x2e2c>;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_disp_m2_ck: dpll_disp_m2_ck {
|
dpll_disp_m2_ck: dpll_disp_m2_ck@2e30 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,divider-clock";
|
compatible = "ti,divider-clock";
|
||||||
clocks = <&dpll_disp_ck>;
|
clocks = <&dpll_disp_ck>;
|
||||||
@ -304,14 +304,14 @@ dpll_disp_m2_ck: dpll_disp_m2_ck {
|
|||||||
ti,set-rate-parent;
|
ti,set-rate-parent;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_per_ck: dpll_per_ck {
|
dpll_per_ck: dpll_per_ck@2de0 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,am3-dpll-j-type-clock";
|
compatible = "ti,am3-dpll-j-type-clock";
|
||||||
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
||||||
reg = <0x2de0>, <0x2de4>, <0x2dec>;
|
reg = <0x2de0>, <0x2de4>, <0x2dec>;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_per_m2_ck: dpll_per_m2_ck {
|
dpll_per_m2_ck: dpll_per_m2_ck@2df0 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,divider-clock";
|
compatible = "ti,divider-clock";
|
||||||
clocks = <&dpll_per_ck>;
|
clocks = <&dpll_per_ck>;
|
||||||
@ -354,7 +354,7 @@ clkdiv32k_ck: clkdiv32k_ck {
|
|||||||
clock-div = <732>;
|
clock-div = <732>;
|
||||||
};
|
};
|
||||||
|
|
||||||
clkdiv32k_ick: clkdiv32k_ick {
|
clkdiv32k_ick: clkdiv32k_ick@2a38 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&clkdiv32k_ck>;
|
clocks = <&clkdiv32k_ck>;
|
||||||
@ -370,7 +370,7 @@ sysclk_div: sysclk_div {
|
|||||||
clock-div = <1>;
|
clock-div = <1>;
|
||||||
};
|
};
|
||||||
|
|
||||||
pruss_ocp_gclk: pruss_ocp_gclk {
|
pruss_ocp_gclk: pruss_ocp_gclk@4248 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&sysclk_div>, <&dpll_disp_m2_ck>;
|
clocks = <&sysclk_div>, <&dpll_disp_m2_ck>;
|
||||||
@ -383,56 +383,56 @@ clk_32k_tpm_ck: clk_32k_tpm_ck {
|
|||||||
clock-frequency = <32768>;
|
clock-frequency = <32768>;
|
||||||
};
|
};
|
||||||
|
|
||||||
timer1_fck: timer1_fck {
|
timer1_fck: timer1_fck@4200 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&sys_clkin_ck>, <&clkdiv32k_ick>, <&tclkin_ck>, <&clk_rc32k_ck>, <&clk_32768_ck>, <&clk_32k_tpm_ck>;
|
clocks = <&sys_clkin_ck>, <&clkdiv32k_ick>, <&tclkin_ck>, <&clk_rc32k_ck>, <&clk_32768_ck>, <&clk_32k_tpm_ck>;
|
||||||
reg = <0x4200>;
|
reg = <0x4200>;
|
||||||
};
|
};
|
||||||
|
|
||||||
timer2_fck: timer2_fck {
|
timer2_fck: timer2_fck@4204 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>;
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>;
|
||||||
reg = <0x4204>;
|
reg = <0x4204>;
|
||||||
};
|
};
|
||||||
|
|
||||||
timer3_fck: timer3_fck {
|
timer3_fck: timer3_fck@4208 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>;
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>;
|
||||||
reg = <0x4208>;
|
reg = <0x4208>;
|
||||||
};
|
};
|
||||||
|
|
||||||
timer4_fck: timer4_fck {
|
timer4_fck: timer4_fck@420c {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>;
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>;
|
||||||
reg = <0x420c>;
|
reg = <0x420c>;
|
||||||
};
|
};
|
||||||
|
|
||||||
timer5_fck: timer5_fck {
|
timer5_fck: timer5_fck@4210 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>;
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>;
|
||||||
reg = <0x4210>;
|
reg = <0x4210>;
|
||||||
};
|
};
|
||||||
|
|
||||||
timer6_fck: timer6_fck {
|
timer6_fck: timer6_fck@4214 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>;
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>;
|
||||||
reg = <0x4214>;
|
reg = <0x4214>;
|
||||||
};
|
};
|
||||||
|
|
||||||
timer7_fck: timer7_fck {
|
timer7_fck: timer7_fck@4218 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>;
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>;
|
||||||
reg = <0x4218>;
|
reg = <0x4218>;
|
||||||
};
|
};
|
||||||
|
|
||||||
wdt1_fck: wdt1_fck {
|
wdt1_fck: wdt1_fck@422c {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&clk_rc32k_ck>, <&clkdiv32k_ick>;
|
clocks = <&clk_rc32k_ck>, <&clkdiv32k_ick>;
|
||||||
@ -487,14 +487,14 @@ cpsw_125mhz_gclk: cpsw_125mhz_gclk {
|
|||||||
clock-div = <2>;
|
clock-div = <2>;
|
||||||
};
|
};
|
||||||
|
|
||||||
cpsw_cpts_rft_clk: cpsw_cpts_rft_clk {
|
cpsw_cpts_rft_clk: cpsw_cpts_rft_clk@4238 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&sysclk_div>, <&dpll_core_m5_ck>, <&dpll_disp_m2_ck>;
|
clocks = <&sysclk_div>, <&dpll_core_m5_ck>, <&dpll_disp_m2_ck>;
|
||||||
reg = <0x4238>;
|
reg = <0x4238>;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_clksel_mac_clk: dpll_clksel_mac_clk {
|
dpll_clksel_mac_clk: dpll_clksel_mac_clk@4234 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,divider-clock";
|
compatible = "ti,divider-clock";
|
||||||
clocks = <&dpll_core_m5_ck>;
|
clocks = <&dpll_core_m5_ck>;
|
||||||
@ -509,14 +509,14 @@ clk_32k_mosc_ck: clk_32k_mosc_ck {
|
|||||||
clock-frequency = <32768>;
|
clock-frequency = <32768>;
|
||||||
};
|
};
|
||||||
|
|
||||||
gpio0_dbclk_mux_ck: gpio0_dbclk_mux_ck {
|
gpio0_dbclk_mux_ck: gpio0_dbclk_mux_ck@4240 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&clk_rc32k_ck>, <&clk_32768_ck>, <&clkdiv32k_ick>, <&clk_32k_mosc_ck>, <&clk_32k_tpm_ck>;
|
clocks = <&clk_rc32k_ck>, <&clk_32768_ck>, <&clkdiv32k_ick>, <&clk_32k_mosc_ck>, <&clk_32k_tpm_ck>;
|
||||||
reg = <0x4240>;
|
reg = <0x4240>;
|
||||||
};
|
};
|
||||||
|
|
||||||
gpio0_dbclk: gpio0_dbclk {
|
gpio0_dbclk: gpio0_dbclk@2b68 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&gpio0_dbclk_mux_ck>;
|
clocks = <&gpio0_dbclk_mux_ck>;
|
||||||
@ -524,7 +524,7 @@ gpio0_dbclk: gpio0_dbclk {
|
|||||||
reg = <0x2b68>;
|
reg = <0x2b68>;
|
||||||
};
|
};
|
||||||
|
|
||||||
gpio1_dbclk: gpio1_dbclk {
|
gpio1_dbclk: gpio1_dbclk@8c78 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&clkdiv32k_ick>;
|
clocks = <&clkdiv32k_ick>;
|
||||||
@ -532,7 +532,7 @@ gpio1_dbclk: gpio1_dbclk {
|
|||||||
reg = <0x8c78>;
|
reg = <0x8c78>;
|
||||||
};
|
};
|
||||||
|
|
||||||
gpio2_dbclk: gpio2_dbclk {
|
gpio2_dbclk: gpio2_dbclk@8c80 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&clkdiv32k_ick>;
|
clocks = <&clkdiv32k_ick>;
|
||||||
@ -540,7 +540,7 @@ gpio2_dbclk: gpio2_dbclk {
|
|||||||
reg = <0x8c80>;
|
reg = <0x8c80>;
|
||||||
};
|
};
|
||||||
|
|
||||||
gpio3_dbclk: gpio3_dbclk {
|
gpio3_dbclk: gpio3_dbclk@8c88 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&clkdiv32k_ick>;
|
clocks = <&clkdiv32k_ick>;
|
||||||
@ -548,7 +548,7 @@ gpio3_dbclk: gpio3_dbclk {
|
|||||||
reg = <0x8c88>;
|
reg = <0x8c88>;
|
||||||
};
|
};
|
||||||
|
|
||||||
gpio4_dbclk: gpio4_dbclk {
|
gpio4_dbclk: gpio4_dbclk@8c90 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&clkdiv32k_ick>;
|
clocks = <&clkdiv32k_ick>;
|
||||||
@ -556,7 +556,7 @@ gpio4_dbclk: gpio4_dbclk {
|
|||||||
reg = <0x8c90>;
|
reg = <0x8c90>;
|
||||||
};
|
};
|
||||||
|
|
||||||
gpio5_dbclk: gpio5_dbclk {
|
gpio5_dbclk: gpio5_dbclk@8c98 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&clkdiv32k_ick>;
|
clocks = <&clkdiv32k_ick>;
|
||||||
@ -572,7 +572,7 @@ mmc_clk: mmc_clk {
|
|||||||
clock-div = <2>;
|
clock-div = <2>;
|
||||||
};
|
};
|
||||||
|
|
||||||
gfx_fclk_clksel_ck: gfx_fclk_clksel_ck {
|
gfx_fclk_clksel_ck: gfx_fclk_clksel_ck@423c {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&sysclk_div>, <&dpll_per_m2_ck>;
|
clocks = <&sysclk_div>, <&dpll_per_m2_ck>;
|
||||||
@ -580,7 +580,7 @@ gfx_fclk_clksel_ck: gfx_fclk_clksel_ck {
|
|||||||
reg = <0x423c>;
|
reg = <0x423c>;
|
||||||
};
|
};
|
||||||
|
|
||||||
gfx_fck_div_ck: gfx_fck_div_ck {
|
gfx_fck_div_ck: gfx_fck_div_ck@423c {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,divider-clock";
|
compatible = "ti,divider-clock";
|
||||||
clocks = <&gfx_fclk_clksel_ck>;
|
clocks = <&gfx_fclk_clksel_ck>;
|
||||||
@ -588,7 +588,7 @@ gfx_fck_div_ck: gfx_fck_div_ck {
|
|||||||
ti,max-div = <2>;
|
ti,max-div = <2>;
|
||||||
};
|
};
|
||||||
|
|
||||||
disp_clk: disp_clk {
|
disp_clk: disp_clk@4244 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&dpll_disp_m2_ck>, <&dpll_core_m5_ck>, <&dpll_per_m2_ck>;
|
clocks = <&dpll_disp_m2_ck>, <&dpll_core_m5_ck>, <&dpll_per_m2_ck>;
|
||||||
@ -596,14 +596,14 @@ disp_clk: disp_clk {
|
|||||||
ti,set-rate-parent;
|
ti,set-rate-parent;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_extdev_ck: dpll_extdev_ck {
|
dpll_extdev_ck: dpll_extdev_ck@2e60 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,am3-dpll-clock";
|
compatible = "ti,am3-dpll-clock";
|
||||||
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
||||||
reg = <0x2e60>, <0x2e64>, <0x2e6c>;
|
reg = <0x2e60>, <0x2e64>, <0x2e6c>;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_extdev_m2_ck: dpll_extdev_m2_ck {
|
dpll_extdev_m2_ck: dpll_extdev_m2_ck@2e70 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,divider-clock";
|
compatible = "ti,divider-clock";
|
||||||
clocks = <&dpll_extdev_ck>;
|
clocks = <&dpll_extdev_ck>;
|
||||||
@ -614,14 +614,14 @@ dpll_extdev_m2_ck: dpll_extdev_m2_ck {
|
|||||||
ti,invert-autoidle-bit;
|
ti,invert-autoidle-bit;
|
||||||
};
|
};
|
||||||
|
|
||||||
mux_synctimer32k_ck: mux_synctimer32k_ck {
|
mux_synctimer32k_ck: mux_synctimer32k_ck@4230 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&clk_32768_ck>, <&clk_32k_tpm_ck>, <&clkdiv32k_ick>;
|
clocks = <&clk_32768_ck>, <&clk_32k_tpm_ck>, <&clkdiv32k_ick>;
|
||||||
reg = <0x4230>;
|
reg = <0x4230>;
|
||||||
};
|
};
|
||||||
|
|
||||||
synctimer_32kclk: synctimer_32kclk {
|
synctimer_32kclk: synctimer_32kclk@2a30 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&mux_synctimer32k_ck>;
|
clocks = <&mux_synctimer32k_ck>;
|
||||||
@ -629,28 +629,28 @@ synctimer_32kclk: synctimer_32kclk {
|
|||||||
reg = <0x2a30>;
|
reg = <0x2a30>;
|
||||||
};
|
};
|
||||||
|
|
||||||
timer8_fck: timer8_fck {
|
timer8_fck: timer8_fck@421c {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>, <&clk_32k_tpm_ck>;
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>, <&clk_32k_tpm_ck>;
|
||||||
reg = <0x421c>;
|
reg = <0x421c>;
|
||||||
};
|
};
|
||||||
|
|
||||||
timer9_fck: timer9_fck {
|
timer9_fck: timer9_fck@4220 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>, <&clk_32k_tpm_ck>;
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>, <&clk_32k_tpm_ck>;
|
||||||
reg = <0x4220>;
|
reg = <0x4220>;
|
||||||
};
|
};
|
||||||
|
|
||||||
timer10_fck: timer10_fck {
|
timer10_fck: timer10_fck@4224 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>, <&clk_32k_tpm_ck>;
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>, <&clk_32k_tpm_ck>;
|
||||||
reg = <0x4224>;
|
reg = <0x4224>;
|
||||||
};
|
};
|
||||||
|
|
||||||
timer11_fck: timer11_fck {
|
timer11_fck: timer11_fck@4228 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>, <&clk_32k_tpm_ck>;
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>, <&clk_32k_tpm_ck>;
|
||||||
@ -679,7 +679,7 @@ dpll_ddr_x2_ck: dpll_ddr_x2_ck {
|
|||||||
clocks = <&dpll_ddr_ck>;
|
clocks = <&dpll_ddr_ck>;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_ddr_m4_ck: dpll_ddr_m4_ck {
|
dpll_ddr_m4_ck: dpll_ddr_m4_ck@2db8 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,divider-clock";
|
compatible = "ti,divider-clock";
|
||||||
clocks = <&dpll_ddr_x2_ck>;
|
clocks = <&dpll_ddr_x2_ck>;
|
||||||
@ -690,7 +690,7 @@ dpll_ddr_m4_ck: dpll_ddr_m4_ck {
|
|||||||
ti,invert-autoidle-bit;
|
ti,invert-autoidle-bit;
|
||||||
};
|
};
|
||||||
|
|
||||||
dpll_per_clkdcoldo: dpll_per_clkdcoldo {
|
dpll_per_clkdcoldo: dpll_per_clkdcoldo@2e14 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,fixed-factor-clock";
|
compatible = "ti,fixed-factor-clock";
|
||||||
clocks = <&dpll_per_ck>;
|
clocks = <&dpll_per_ck>;
|
||||||
@ -701,7 +701,7 @@ dpll_per_clkdcoldo: dpll_per_clkdcoldo {
|
|||||||
ti,invert-autoidle-bit;
|
ti,invert-autoidle-bit;
|
||||||
};
|
};
|
||||||
|
|
||||||
dll_aging_clk_div: dll_aging_clk_div {
|
dll_aging_clk_div: dll_aging_clk_div@4250 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,divider-clock";
|
compatible = "ti,divider-clock";
|
||||||
clocks = <&sys_clkin_ck>;
|
clocks = <&sys_clkin_ck>;
|
||||||
@ -733,14 +733,14 @@ vtp_clk_div: vtp_clk_div {
|
|||||||
clock-div = <2>;
|
clock-div = <2>;
|
||||||
};
|
};
|
||||||
|
|
||||||
usbphy_32khz_clkmux: usbphy_32khz_clkmux {
|
usbphy_32khz_clkmux: usbphy_32khz_clkmux@4260 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,mux-clock";
|
compatible = "ti,mux-clock";
|
||||||
clocks = <&clk_32768_ck>, <&clk_32k_tpm_ck>;
|
clocks = <&clk_32768_ck>, <&clk_32k_tpm_ck>;
|
||||||
reg = <0x4260>;
|
reg = <0x4260>;
|
||||||
};
|
};
|
||||||
|
|
||||||
usb_phy0_always_on_clk32k: usb_phy0_always_on_clk32k {
|
usb_phy0_always_on_clk32k: usb_phy0_always_on_clk32k@2a40 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&usbphy_32khz_clkmux>;
|
clocks = <&usbphy_32khz_clkmux>;
|
||||||
@ -748,7 +748,7 @@ usb_phy0_always_on_clk32k: usb_phy0_always_on_clk32k {
|
|||||||
reg = <0x2a40>;
|
reg = <0x2a40>;
|
||||||
};
|
};
|
||||||
|
|
||||||
usb_phy1_always_on_clk32k: usb_phy1_always_on_clk32k {
|
usb_phy1_always_on_clk32k: usb_phy1_always_on_clk32k@2a48 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&usbphy_32khz_clkmux>;
|
clocks = <&usbphy_32khz_clkmux>;
|
||||||
@ -756,7 +756,7 @@ usb_phy1_always_on_clk32k: usb_phy1_always_on_clk32k {
|
|||||||
reg = <0x2a48>;
|
reg = <0x2a48>;
|
||||||
};
|
};
|
||||||
|
|
||||||
usb_otg_ss0_refclk960m: usb_otg_ss0_refclk960m {
|
usb_otg_ss0_refclk960m: usb_otg_ss0_refclk960m@8a60 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&dpll_per_clkdcoldo>;
|
clocks = <&dpll_per_clkdcoldo>;
|
||||||
@ -764,7 +764,7 @@ usb_otg_ss0_refclk960m: usb_otg_ss0_refclk960m {
|
|||||||
reg = <0x8a60>;
|
reg = <0x8a60>;
|
||||||
};
|
};
|
||||||
|
|
||||||
usb_otg_ss1_refclk960m: usb_otg_ss1_refclk960m {
|
usb_otg_ss1_refclk960m: usb_otg_ss1_refclk960m@8a68 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "ti,gate-clock";
|
compatible = "ti,gate-clock";
|
||||||
clocks = <&dpll_per_clkdcoldo>;
|
clocks = <&dpll_per_clkdcoldo>;
|
||||||
|
Loading…
Reference in New Issue
Block a user