mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-18 12:37:04 +07:00
drm/amd/include:cleanup vega10 athub header files.
Cleanup asic_reg/vega10/ATHUB folder,remove unused files. Signed-off-by: Feifei Xu <Feifei.Xu@amd.com> Reviewed-by: Christian König <christian.koenig@amd.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
This commit is contained in:
parent
a6651c98c6
commit
6ce682251d
@ -33,7 +33,7 @@
|
||||
#include "vega10/DC/dce_12_0_sh_mask.h"
|
||||
#include "vega10/vega10_enum.h"
|
||||
#include "vega10/MMHUB/mmhub_1_0_offset.h"
|
||||
#include "vega10/ATHUB/athub_1_0_offset.h"
|
||||
#include "athub/athub_1_0_offset.h"
|
||||
|
||||
#include "soc15_common.h"
|
||||
#include "vega10/UMC/umc_6_0_sh_mask.h"
|
||||
|
@ -27,9 +27,8 @@
|
||||
#include "vega10/MMHUB/mmhub_1_0_offset.h"
|
||||
#include "vega10/MMHUB/mmhub_1_0_sh_mask.h"
|
||||
#include "vega10/MMHUB/mmhub_1_0_default.h"
|
||||
#include "vega10/ATHUB/athub_1_0_offset.h"
|
||||
#include "vega10/ATHUB/athub_1_0_sh_mask.h"
|
||||
#include "vega10/ATHUB/athub_1_0_default.h"
|
||||
#include "athub/athub_1_0_offset.h"
|
||||
#include "athub/athub_1_0_sh_mask.h"
|
||||
#include "vega10/vega10_enum.h"
|
||||
|
||||
#include "soc15_common.h"
|
||||
|
453
drivers/gpu/drm/amd/include/asic_reg/athub/athub_1_0_offset.h
Normal file
453
drivers/gpu/drm/amd/include/asic_reg/athub/athub_1_0_offset.h
Normal file
@ -0,0 +1,453 @@
|
||||
/*
|
||||
* Copyright (C) 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included
|
||||
* in all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
|
||||
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
|
||||
* AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
|
||||
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
||||
*/
|
||||
#ifndef _athub_1_0_OFFSET_HEADER
|
||||
#define _athub_1_0_OFFSET_HEADER
|
||||
|
||||
|
||||
|
||||
// addressBlock: athub_atsdec
|
||||
// base address: 0x3080
|
||||
#define mmATC_ATS_CNTL 0x0000
|
||||
#define mmATC_ATS_CNTL_BASE_IDX 0
|
||||
#define mmATC_ATS_STATUS 0x0003
|
||||
#define mmATC_ATS_STATUS_BASE_IDX 0
|
||||
#define mmATC_ATS_FAULT_CNTL 0x0004
|
||||
#define mmATC_ATS_FAULT_CNTL_BASE_IDX 0
|
||||
#define mmATC_ATS_FAULT_STATUS_INFO 0x0005
|
||||
#define mmATC_ATS_FAULT_STATUS_INFO_BASE_IDX 0
|
||||
#define mmATC_ATS_FAULT_STATUS_ADDR 0x0006
|
||||
#define mmATC_ATS_FAULT_STATUS_ADDR_BASE_IDX 0
|
||||
#define mmATC_ATS_DEFAULT_PAGE_LOW 0x0007
|
||||
#define mmATC_ATS_DEFAULT_PAGE_LOW_BASE_IDX 0
|
||||
#define mmATC_TRANS_FAULT_RSPCNTRL 0x0008
|
||||
#define mmATC_TRANS_FAULT_RSPCNTRL_BASE_IDX 0
|
||||
#define mmATC_ATS_FAULT_STATUS_INFO2 0x0009
|
||||
#define mmATC_ATS_FAULT_STATUS_INFO2_BASE_IDX 0
|
||||
#define mmATHUB_MISC_CNTL 0x000a
|
||||
#define mmATHUB_MISC_CNTL_BASE_IDX 0
|
||||
#define mmATC_VMID_PASID_MAPPING_UPDATE_STATUS 0x000b
|
||||
#define mmATC_VMID_PASID_MAPPING_UPDATE_STATUS_BASE_IDX 0
|
||||
#define mmATC_VMID0_PASID_MAPPING 0x000c
|
||||
#define mmATC_VMID0_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID1_PASID_MAPPING 0x000d
|
||||
#define mmATC_VMID1_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID2_PASID_MAPPING 0x000e
|
||||
#define mmATC_VMID2_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID3_PASID_MAPPING 0x000f
|
||||
#define mmATC_VMID3_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID4_PASID_MAPPING 0x0010
|
||||
#define mmATC_VMID4_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID5_PASID_MAPPING 0x0011
|
||||
#define mmATC_VMID5_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID6_PASID_MAPPING 0x0012
|
||||
#define mmATC_VMID6_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID7_PASID_MAPPING 0x0013
|
||||
#define mmATC_VMID7_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID8_PASID_MAPPING 0x0014
|
||||
#define mmATC_VMID8_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID9_PASID_MAPPING 0x0015
|
||||
#define mmATC_VMID9_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID10_PASID_MAPPING 0x0016
|
||||
#define mmATC_VMID10_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID11_PASID_MAPPING 0x0017
|
||||
#define mmATC_VMID11_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID12_PASID_MAPPING 0x0018
|
||||
#define mmATC_VMID12_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID13_PASID_MAPPING 0x0019
|
||||
#define mmATC_VMID13_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID14_PASID_MAPPING 0x001a
|
||||
#define mmATC_VMID14_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID15_PASID_MAPPING 0x001b
|
||||
#define mmATC_VMID15_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_ATS_VMID_STATUS 0x001c
|
||||
#define mmATC_ATS_VMID_STATUS_BASE_IDX 0
|
||||
#define mmATC_ATS_GFX_ATCL2_STATUS 0x001d
|
||||
#define mmATC_ATS_GFX_ATCL2_STATUS_BASE_IDX 0
|
||||
#define mmATC_PERFCOUNTER0_CFG 0x001e
|
||||
#define mmATC_PERFCOUNTER0_CFG_BASE_IDX 0
|
||||
#define mmATC_PERFCOUNTER1_CFG 0x001f
|
||||
#define mmATC_PERFCOUNTER1_CFG_BASE_IDX 0
|
||||
#define mmATC_PERFCOUNTER2_CFG 0x0020
|
||||
#define mmATC_PERFCOUNTER2_CFG_BASE_IDX 0
|
||||
#define mmATC_PERFCOUNTER3_CFG 0x0021
|
||||
#define mmATC_PERFCOUNTER3_CFG_BASE_IDX 0
|
||||
#define mmATC_PERFCOUNTER_RSLT_CNTL 0x0022
|
||||
#define mmATC_PERFCOUNTER_RSLT_CNTL_BASE_IDX 0
|
||||
#define mmATC_PERFCOUNTER_LO 0x0023
|
||||
#define mmATC_PERFCOUNTER_LO_BASE_IDX 0
|
||||
#define mmATC_PERFCOUNTER_HI 0x0024
|
||||
#define mmATC_PERFCOUNTER_HI_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL 0x0025
|
||||
#define mmATHUB_PCIE_ATS_CNTL_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_PASID_CNTL 0x0026
|
||||
#define mmATHUB_PCIE_PASID_CNTL_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_PAGE_REQ_CNTL 0x0027
|
||||
#define mmATHUB_PCIE_PAGE_REQ_CNTL_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_OUTSTAND_PAGE_REQ_ALLOC 0x0028
|
||||
#define mmATHUB_PCIE_OUTSTAND_PAGE_REQ_ALLOC_BASE_IDX 0
|
||||
#define mmATHUB_COMMAND 0x0029
|
||||
#define mmATHUB_COMMAND_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_0 0x002a
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_0_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_1 0x002b
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_1_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_2 0x002c
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_2_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_3 0x002d
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_3_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_4 0x002e
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_4_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_5 0x002f
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_5_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_6 0x0030
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_6_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_7 0x0031
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_7_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_8 0x0032
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_8_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_9 0x0033
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_9_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_10 0x0034
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_10_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_11 0x0035
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_11_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_12 0x0036
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_12_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_13 0x0037
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_13_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_14 0x0038
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_14_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_15 0x0039
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_15_BASE_IDX 0
|
||||
#define mmATHUB_MEM_POWER_LS 0x003a
|
||||
#define mmATHUB_MEM_POWER_LS_BASE_IDX 0
|
||||
#define mmATS_IH_CREDIT 0x003b
|
||||
#define mmATS_IH_CREDIT_BASE_IDX 0
|
||||
#define mmATHUB_IH_CREDIT 0x003c
|
||||
#define mmATHUB_IH_CREDIT_BASE_IDX 0
|
||||
#define mmATC_VMID16_PASID_MAPPING 0x003d
|
||||
#define mmATC_VMID16_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID17_PASID_MAPPING 0x003e
|
||||
#define mmATC_VMID17_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID18_PASID_MAPPING 0x003f
|
||||
#define mmATC_VMID18_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID19_PASID_MAPPING 0x0040
|
||||
#define mmATC_VMID19_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID20_PASID_MAPPING 0x0041
|
||||
#define mmATC_VMID20_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID21_PASID_MAPPING 0x0042
|
||||
#define mmATC_VMID21_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID22_PASID_MAPPING 0x0043
|
||||
#define mmATC_VMID22_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID23_PASID_MAPPING 0x0044
|
||||
#define mmATC_VMID23_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID24_PASID_MAPPING 0x0045
|
||||
#define mmATC_VMID24_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID25_PASID_MAPPING 0x0046
|
||||
#define mmATC_VMID25_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID26_PASID_MAPPING 0x0047
|
||||
#define mmATC_VMID26_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID27_PASID_MAPPING 0x0048
|
||||
#define mmATC_VMID27_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID28_PASID_MAPPING 0x0049
|
||||
#define mmATC_VMID28_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID29_PASID_MAPPING 0x004a
|
||||
#define mmATC_VMID29_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID30_PASID_MAPPING 0x004b
|
||||
#define mmATC_VMID30_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID31_PASID_MAPPING 0x004c
|
||||
#define mmATC_VMID31_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_ATS_MMHUB_ATCL2_STATUS 0x004d
|
||||
#define mmATC_ATS_MMHUB_ATCL2_STATUS_BASE_IDX 0
|
||||
#define mmATHUB_SHARED_VIRT_RESET_REQ 0x004e
|
||||
#define mmATHUB_SHARED_VIRT_RESET_REQ_BASE_IDX 0
|
||||
#define mmATHUB_SHARED_ACTIVE_FCN_ID 0x004f
|
||||
#define mmATHUB_SHARED_ACTIVE_FCN_ID_BASE_IDX 0
|
||||
#define mmATC_ATS_SDPPORT_CNTL 0x0050
|
||||
#define mmATC_ATS_SDPPORT_CNTL_BASE_IDX 0
|
||||
#define mmATC_ATS_VMID_SNAPSHOT_GFX_STAT 0x0052
|
||||
#define mmATC_ATS_VMID_SNAPSHOT_GFX_STAT_BASE_IDX 0
|
||||
#define mmATC_ATS_VMID_SNAPSHOT_MMHUB_STAT 0x0053
|
||||
#define mmATC_ATS_VMID_SNAPSHOT_MMHUB_STAT_BASE_IDX 0
|
||||
|
||||
|
||||
// addressBlock: athub_xpbdec
|
||||
// base address: 0x31f0
|
||||
#define mmXPB_RTR_SRC_APRTR0 0x005c
|
||||
#define mmXPB_RTR_SRC_APRTR0_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR1 0x005d
|
||||
#define mmXPB_RTR_SRC_APRTR1_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR2 0x005e
|
||||
#define mmXPB_RTR_SRC_APRTR2_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR3 0x005f
|
||||
#define mmXPB_RTR_SRC_APRTR3_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR4 0x0060
|
||||
#define mmXPB_RTR_SRC_APRTR4_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR5 0x0061
|
||||
#define mmXPB_RTR_SRC_APRTR5_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR6 0x0062
|
||||
#define mmXPB_RTR_SRC_APRTR6_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR7 0x0063
|
||||
#define mmXPB_RTR_SRC_APRTR7_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR8 0x0064
|
||||
#define mmXPB_RTR_SRC_APRTR8_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR9 0x0065
|
||||
#define mmXPB_RTR_SRC_APRTR9_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR0 0x0066
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR0_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR1 0x0067
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR1_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR2 0x0068
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR2_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR3 0x0069
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR3_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP0 0x006a
|
||||
#define mmXPB_RTR_DEST_MAP0_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP1 0x006b
|
||||
#define mmXPB_RTR_DEST_MAP1_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP2 0x006c
|
||||
#define mmXPB_RTR_DEST_MAP2_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP3 0x006d
|
||||
#define mmXPB_RTR_DEST_MAP3_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP4 0x006e
|
||||
#define mmXPB_RTR_DEST_MAP4_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP5 0x006f
|
||||
#define mmXPB_RTR_DEST_MAP5_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP6 0x0070
|
||||
#define mmXPB_RTR_DEST_MAP6_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP7 0x0071
|
||||
#define mmXPB_RTR_DEST_MAP7_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP8 0x0072
|
||||
#define mmXPB_RTR_DEST_MAP8_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP9 0x0073
|
||||
#define mmXPB_RTR_DEST_MAP9_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP0 0x0074
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP0_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP1 0x0075
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP1_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP2 0x0076
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP2_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP3 0x0077
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP3_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG0 0x0078
|
||||
#define mmXPB_CLG_CFG0_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG1 0x0079
|
||||
#define mmXPB_CLG_CFG1_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG2 0x007a
|
||||
#define mmXPB_CLG_CFG2_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG3 0x007b
|
||||
#define mmXPB_CLG_CFG3_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG4 0x007c
|
||||
#define mmXPB_CLG_CFG4_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG5 0x007d
|
||||
#define mmXPB_CLG_CFG5_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG6 0x007e
|
||||
#define mmXPB_CLG_CFG6_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG7 0x007f
|
||||
#define mmXPB_CLG_CFG7_BASE_IDX 0
|
||||
#define mmXPB_CLG_EXTRA 0x0080
|
||||
#define mmXPB_CLG_EXTRA_BASE_IDX 0
|
||||
#define mmXPB_CLG_EXTRA_MSK 0x0081
|
||||
#define mmXPB_CLG_EXTRA_MSK_BASE_IDX 0
|
||||
#define mmXPB_LB_ADDR 0x0082
|
||||
#define mmXPB_LB_ADDR_BASE_IDX 0
|
||||
#define mmXPB_WCB_STS 0x0083
|
||||
#define mmXPB_WCB_STS_BASE_IDX 0
|
||||
#define mmXPB_HST_CFG 0x0084
|
||||
#define mmXPB_HST_CFG_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR_CFG 0x0085
|
||||
#define mmXPB_P2P_BAR_CFG_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR0 0x0086
|
||||
#define mmXPB_P2P_BAR0_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR1 0x0087
|
||||
#define mmXPB_P2P_BAR1_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR2 0x0088
|
||||
#define mmXPB_P2P_BAR2_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR3 0x0089
|
||||
#define mmXPB_P2P_BAR3_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR4 0x008a
|
||||
#define mmXPB_P2P_BAR4_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR5 0x008b
|
||||
#define mmXPB_P2P_BAR5_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR6 0x008c
|
||||
#define mmXPB_P2P_BAR6_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR7 0x008d
|
||||
#define mmXPB_P2P_BAR7_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR_SETUP 0x008e
|
||||
#define mmXPB_P2P_BAR_SETUP_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR_DELTA_ABOVE 0x0090
|
||||
#define mmXPB_P2P_BAR_DELTA_ABOVE_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR_DELTA_BELOW 0x0091
|
||||
#define mmXPB_P2P_BAR_DELTA_BELOW_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR0 0x0092
|
||||
#define mmXPB_PEER_SYS_BAR0_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR1 0x0093
|
||||
#define mmXPB_PEER_SYS_BAR1_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR2 0x0094
|
||||
#define mmXPB_PEER_SYS_BAR2_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR3 0x0095
|
||||
#define mmXPB_PEER_SYS_BAR3_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR4 0x0096
|
||||
#define mmXPB_PEER_SYS_BAR4_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR5 0x0097
|
||||
#define mmXPB_PEER_SYS_BAR5_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR6 0x0098
|
||||
#define mmXPB_PEER_SYS_BAR6_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR7 0x0099
|
||||
#define mmXPB_PEER_SYS_BAR7_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR8 0x009a
|
||||
#define mmXPB_PEER_SYS_BAR8_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR9 0x009b
|
||||
#define mmXPB_PEER_SYS_BAR9_BASE_IDX 0
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR0 0x009c
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR0_BASE_IDX 0
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR1 0x009d
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR1_BASE_IDX 0
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR2 0x009e
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR2_BASE_IDX 0
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR3 0x009f
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR3_BASE_IDX 0
|
||||
#define mmXPB_CLK_GAT 0x00a0
|
||||
#define mmXPB_CLK_GAT_BASE_IDX 0
|
||||
#define mmXPB_INTF_CFG 0x00a1
|
||||
#define mmXPB_INTF_CFG_BASE_IDX 0
|
||||
#define mmXPB_INTF_STS 0x00a2
|
||||
#define mmXPB_INTF_STS_BASE_IDX 0
|
||||
#define mmXPB_PIPE_STS 0x00a3
|
||||
#define mmXPB_PIPE_STS_BASE_IDX 0
|
||||
#define mmXPB_SUB_CTRL 0x00a4
|
||||
#define mmXPB_SUB_CTRL_BASE_IDX 0
|
||||
#define mmXPB_MAP_INVERT_FLUSH_NUM_LSB 0x00a5
|
||||
#define mmXPB_MAP_INVERT_FLUSH_NUM_LSB_BASE_IDX 0
|
||||
#define mmXPB_PERF_KNOBS 0x00a6
|
||||
#define mmXPB_PERF_KNOBS_BASE_IDX 0
|
||||
#define mmXPB_STICKY 0x00a7
|
||||
#define mmXPB_STICKY_BASE_IDX 0
|
||||
#define mmXPB_STICKY_W1C 0x00a8
|
||||
#define mmXPB_STICKY_W1C_BASE_IDX 0
|
||||
#define mmXPB_MISC_CFG 0x00a9
|
||||
#define mmXPB_MISC_CFG_BASE_IDX 0
|
||||
#define mmXPB_INTF_CFG2 0x00aa
|
||||
#define mmXPB_INTF_CFG2_BASE_IDX 0
|
||||
#define mmXPB_CLG_EXTRA_RD 0x00ab
|
||||
#define mmXPB_CLG_EXTRA_RD_BASE_IDX 0
|
||||
#define mmXPB_CLG_EXTRA_MSK_RD 0x00ac
|
||||
#define mmXPB_CLG_EXTRA_MSK_RD_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_MATCH 0x00ad
|
||||
#define mmXPB_CLG_GFX_MATCH_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_MATCH_MSK 0x00ae
|
||||
#define mmXPB_CLG_GFX_MATCH_MSK_BASE_IDX 0
|
||||
#define mmXPB_CLG_MM_MATCH 0x00af
|
||||
#define mmXPB_CLG_MM_MATCH_BASE_IDX 0
|
||||
#define mmXPB_CLG_MM_MATCH_MSK 0x00b0
|
||||
#define mmXPB_CLG_MM_MATCH_MSK_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING0 0x00b1
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING0_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING1 0x00b2
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING1_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING2 0x00b3
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING2_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING3 0x00b4
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING3_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING4 0x00b5
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING4_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING5 0x00b6
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING5_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING6 0x00b7
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING6_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING7 0x00b8
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING7_BASE_IDX 0
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING0 0x00b9
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING0_BASE_IDX 0
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING1 0x00ba
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING1_BASE_IDX 0
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING2 0x00bb
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING2_BASE_IDX 0
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING3 0x00bc
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING3_BASE_IDX 0
|
||||
|
||||
|
||||
// addressBlock: athub_rpbdec
|
||||
// base address: 0x33b0
|
||||
#define mmRPB_PASSPW_CONF 0x00cc
|
||||
#define mmRPB_PASSPW_CONF_BASE_IDX 0
|
||||
#define mmRPB_BLOCKLEVEL_CONF 0x00cd
|
||||
#define mmRPB_BLOCKLEVEL_CONF_BASE_IDX 0
|
||||
#define mmRPB_TAG_CONF 0x00cf
|
||||
#define mmRPB_TAG_CONF_BASE_IDX 0
|
||||
#define mmRPB_EFF_CNTL 0x00d1
|
||||
#define mmRPB_EFF_CNTL_BASE_IDX 0
|
||||
#define mmRPB_ARB_CNTL 0x00d2
|
||||
#define mmRPB_ARB_CNTL_BASE_IDX 0
|
||||
#define mmRPB_ARB_CNTL2 0x00d3
|
||||
#define mmRPB_ARB_CNTL2_BASE_IDX 0
|
||||
#define mmRPB_BIF_CNTL 0x00d4
|
||||
#define mmRPB_BIF_CNTL_BASE_IDX 0
|
||||
#define mmRPB_WR_SWITCH_CNTL 0x00d5
|
||||
#define mmRPB_WR_SWITCH_CNTL_BASE_IDX 0
|
||||
#define mmRPB_RD_SWITCH_CNTL 0x00d7
|
||||
#define mmRPB_RD_SWITCH_CNTL_BASE_IDX 0
|
||||
#define mmRPB_CID_QUEUE_WR 0x00d8
|
||||
#define mmRPB_CID_QUEUE_WR_BASE_IDX 0
|
||||
#define mmRPB_CID_QUEUE_RD 0x00d9
|
||||
#define mmRPB_CID_QUEUE_RD_BASE_IDX 0
|
||||
#define mmRPB_CID_QUEUE_EX 0x00dc
|
||||
#define mmRPB_CID_QUEUE_EX_BASE_IDX 0
|
||||
#define mmRPB_CID_QUEUE_EX_DATA 0x00dd
|
||||
#define mmRPB_CID_QUEUE_EX_DATA_BASE_IDX 0
|
||||
#define mmRPB_SWITCH_CNTL2 0x00de
|
||||
#define mmRPB_SWITCH_CNTL2_BASE_IDX 0
|
||||
#define mmRPB_DEINTRLV_COMBINE_CNTL 0x00df
|
||||
#define mmRPB_DEINTRLV_COMBINE_CNTL_BASE_IDX 0
|
||||
#define mmRPB_VC_SWITCH_RDWR 0x00e0
|
||||
#define mmRPB_VC_SWITCH_RDWR_BASE_IDX 0
|
||||
#define mmRPB_PERFCOUNTER_LO 0x00e1
|
||||
#define mmRPB_PERFCOUNTER_LO_BASE_IDX 0
|
||||
#define mmRPB_PERFCOUNTER_HI 0x00e2
|
||||
#define mmRPB_PERFCOUNTER_HI_BASE_IDX 0
|
||||
#define mmRPB_PERFCOUNTER0_CFG 0x00e3
|
||||
#define mmRPB_PERFCOUNTER0_CFG_BASE_IDX 0
|
||||
#define mmRPB_PERFCOUNTER1_CFG 0x00e4
|
||||
#define mmRPB_PERFCOUNTER1_CFG_BASE_IDX 0
|
||||
#define mmRPB_PERFCOUNTER2_CFG 0x00e5
|
||||
#define mmRPB_PERFCOUNTER2_CFG_BASE_IDX 0
|
||||
#define mmRPB_PERFCOUNTER3_CFG 0x00e6
|
||||
#define mmRPB_PERFCOUNTER3_CFG_BASE_IDX 0
|
||||
#define mmRPB_PERFCOUNTER_RSLT_CNTL 0x00e7
|
||||
#define mmRPB_PERFCOUNTER_RSLT_CNTL_BASE_IDX 0
|
||||
#define mmRPB_RD_QUEUE_CNTL 0x00e9
|
||||
#define mmRPB_RD_QUEUE_CNTL_BASE_IDX 0
|
||||
#define mmRPB_RD_QUEUE_CNTL2 0x00ea
|
||||
#define mmRPB_RD_QUEUE_CNTL2_BASE_IDX 0
|
||||
#define mmRPB_WR_QUEUE_CNTL 0x00eb
|
||||
#define mmRPB_WR_QUEUE_CNTL_BASE_IDX 0
|
||||
#define mmRPB_WR_QUEUE_CNTL2 0x00ec
|
||||
#define mmRPB_WR_QUEUE_CNTL2_BASE_IDX 0
|
||||
#define mmRPB_EA_QUEUE_WR 0x00ed
|
||||
#define mmRPB_EA_QUEUE_WR_BASE_IDX 0
|
||||
#define mmRPB_ATS_CNTL 0x00ee
|
||||
#define mmRPB_ATS_CNTL_BASE_IDX 0
|
||||
#define mmRPB_ATS_CNTL2 0x00ef
|
||||
#define mmRPB_ATS_CNTL2_BASE_IDX 0
|
||||
#define mmRPB_SDPPORT_CNTL 0x00f0
|
||||
#define mmRPB_SDPPORT_CNTL_BASE_IDX 0
|
||||
|
||||
#endif
|
2045
drivers/gpu/drm/amd/include/asic_reg/athub/athub_1_0_sh_mask.h
Normal file
2045
drivers/gpu/drm/amd/include/asic_reg/athub/athub_1_0_sh_mask.h
Normal file
File diff suppressed because it is too large
Load Diff
@ -1,241 +0,0 @@
|
||||
/*
|
||||
* Copyright (C) 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included
|
||||
* in all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
|
||||
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
|
||||
* AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
|
||||
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
||||
*/
|
||||
#ifndef _athub_1_0_DEFAULT_HEADER
|
||||
#define _athub_1_0_DEFAULT_HEADER
|
||||
|
||||
|
||||
// addressBlock: athub_atsdec
|
||||
#define mmATC_ATS_CNTL_DEFAULT 0x009a0800
|
||||
#define mmATC_ATS_STATUS_DEFAULT 0x00000000
|
||||
#define mmATC_ATS_FAULT_CNTL_DEFAULT 0x000001ff
|
||||
#define mmATC_ATS_FAULT_STATUS_INFO_DEFAULT 0x00000000
|
||||
#define mmATC_ATS_FAULT_STATUS_ADDR_DEFAULT 0x00000000
|
||||
#define mmATC_ATS_DEFAULT_PAGE_LOW_DEFAULT 0x00000000
|
||||
#define mmATC_TRANS_FAULT_RSPCNTRL_DEFAULT 0xffffffff
|
||||
#define mmATC_ATS_FAULT_STATUS_INFO2_DEFAULT 0x00000000
|
||||
#define mmATHUB_MISC_CNTL_DEFAULT 0x00040200
|
||||
#define mmATC_VMID_PASID_MAPPING_UPDATE_STATUS_DEFAULT 0x00000000
|
||||
#define mmATC_VMID0_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID1_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID2_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID3_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID4_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID5_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID6_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID7_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID8_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID9_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID10_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID11_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID12_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID13_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID14_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID15_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_ATS_VMID_STATUS_DEFAULT 0x00000000
|
||||
#define mmATC_ATS_GFX_ATCL2_STATUS_DEFAULT 0x00000000
|
||||
#define mmATC_PERFCOUNTER0_CFG_DEFAULT 0x00000000
|
||||
#define mmATC_PERFCOUNTER1_CFG_DEFAULT 0x00000000
|
||||
#define mmATC_PERFCOUNTER2_CFG_DEFAULT 0x00000000
|
||||
#define mmATC_PERFCOUNTER3_CFG_DEFAULT 0x00000000
|
||||
#define mmATC_PERFCOUNTER_RSLT_CNTL_DEFAULT 0x04000000
|
||||
#define mmATC_PERFCOUNTER_LO_DEFAULT 0x00000000
|
||||
#define mmATC_PERFCOUNTER_HI_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_PASID_CNTL_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_PAGE_REQ_CNTL_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_OUTSTAND_PAGE_REQ_ALLOC_DEFAULT 0x00000000
|
||||
#define mmATHUB_COMMAND_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_0_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_1_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_2_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_3_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_4_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_5_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_6_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_7_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_8_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_9_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_10_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_11_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_12_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_13_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_14_DEFAULT 0x00000000
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_15_DEFAULT 0x00000000
|
||||
#define mmATHUB_MEM_POWER_LS_DEFAULT 0x00000208
|
||||
#define mmATS_IH_CREDIT_DEFAULT 0x00150002
|
||||
#define mmATHUB_IH_CREDIT_DEFAULT 0x00020002
|
||||
#define mmATC_VMID16_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID17_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID18_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID19_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID20_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID21_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID22_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID23_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID24_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID25_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID26_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID27_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID28_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID29_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID30_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_VMID31_PASID_MAPPING_DEFAULT 0x00000000
|
||||
#define mmATC_ATS_MMHUB_ATCL2_STATUS_DEFAULT 0x00000000
|
||||
#define mmATHUB_SHARED_VIRT_RESET_REQ_DEFAULT 0x00000000
|
||||
#define mmATHUB_SHARED_ACTIVE_FCN_ID_DEFAULT 0x00000000
|
||||
#define mmATC_ATS_SDPPORT_CNTL_DEFAULT 0x03ffa210
|
||||
#define mmATC_ATS_VMID_SNAPSHOT_GFX_STAT_DEFAULT 0x00000000
|
||||
#define mmATC_ATS_VMID_SNAPSHOT_MMHUB_STAT_DEFAULT 0x00000000
|
||||
|
||||
|
||||
// addressBlock: athub_xpbdec
|
||||
#define mmXPB_RTR_SRC_APRTR0_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_SRC_APRTR1_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_SRC_APRTR2_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_SRC_APRTR3_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_SRC_APRTR4_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_SRC_APRTR5_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_SRC_APRTR6_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_SRC_APRTR7_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_SRC_APRTR8_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_SRC_APRTR9_DEFAULT 0x00000000
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR0_DEFAULT 0x00000000
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR1_DEFAULT 0x00000000
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR2_DEFAULT 0x00000000
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR3_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_DEST_MAP0_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_DEST_MAP1_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_DEST_MAP2_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_DEST_MAP3_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_DEST_MAP4_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_DEST_MAP5_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_DEST_MAP6_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_DEST_MAP7_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_DEST_MAP8_DEFAULT 0x00000000
|
||||
#define mmXPB_RTR_DEST_MAP9_DEFAULT 0x00000000
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP0_DEFAULT 0x00000000
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP1_DEFAULT 0x00000000
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP2_DEFAULT 0x00000000
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP3_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_CFG0_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_CFG1_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_CFG2_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_CFG3_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_CFG4_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_CFG5_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_CFG6_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_CFG7_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_EXTRA_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_EXTRA_MSK_DEFAULT 0x00000000
|
||||
#define mmXPB_LB_ADDR_DEFAULT 0x00000000
|
||||
#define mmXPB_WCB_STS_DEFAULT 0x00000000
|
||||
#define mmXPB_HST_CFG_DEFAULT 0x00000000
|
||||
#define mmXPB_P2P_BAR_CFG_DEFAULT 0x0000000f
|
||||
#define mmXPB_P2P_BAR0_DEFAULT 0x00000000
|
||||
#define mmXPB_P2P_BAR1_DEFAULT 0x00000000
|
||||
#define mmXPB_P2P_BAR2_DEFAULT 0x00000000
|
||||
#define mmXPB_P2P_BAR3_DEFAULT 0x00000000
|
||||
#define mmXPB_P2P_BAR4_DEFAULT 0x00000000
|
||||
#define mmXPB_P2P_BAR5_DEFAULT 0x00000000
|
||||
#define mmXPB_P2P_BAR6_DEFAULT 0x00000000
|
||||
#define mmXPB_P2P_BAR7_DEFAULT 0x00000000
|
||||
#define mmXPB_P2P_BAR_SETUP_DEFAULT 0x00000000
|
||||
#define mmXPB_P2P_BAR_DELTA_ABOVE_DEFAULT 0x00000000
|
||||
#define mmXPB_P2P_BAR_DELTA_BELOW_DEFAULT 0x00000000
|
||||
#define mmXPB_PEER_SYS_BAR0_DEFAULT 0x00000000
|
||||
#define mmXPB_PEER_SYS_BAR1_DEFAULT 0x00000000
|
||||
#define mmXPB_PEER_SYS_BAR2_DEFAULT 0x00000000
|
||||
#define mmXPB_PEER_SYS_BAR3_DEFAULT 0x00000000
|
||||
#define mmXPB_PEER_SYS_BAR4_DEFAULT 0x00000000
|
||||
#define mmXPB_PEER_SYS_BAR5_DEFAULT 0x00000000
|
||||
#define mmXPB_PEER_SYS_BAR6_DEFAULT 0x00000000
|
||||
#define mmXPB_PEER_SYS_BAR7_DEFAULT 0x00000000
|
||||
#define mmXPB_PEER_SYS_BAR8_DEFAULT 0x00000000
|
||||
#define mmXPB_PEER_SYS_BAR9_DEFAULT 0x00000000
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR0_DEFAULT 0x00000000
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR1_DEFAULT 0x00000000
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR2_DEFAULT 0x00000000
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR3_DEFAULT 0x00000000
|
||||
#define mmXPB_CLK_GAT_DEFAULT 0x00040400
|
||||
#define mmXPB_INTF_CFG_DEFAULT 0x000f1040
|
||||
#define mmXPB_INTF_STS_DEFAULT 0x00000000
|
||||
#define mmXPB_PIPE_STS_DEFAULT 0x00000000
|
||||
#define mmXPB_SUB_CTRL_DEFAULT 0x00000000
|
||||
#define mmXPB_MAP_INVERT_FLUSH_NUM_LSB_DEFAULT 0x00000000
|
||||
#define mmXPB_PERF_KNOBS_DEFAULT 0x00000000
|
||||
#define mmXPB_STICKY_DEFAULT 0x00000000
|
||||
#define mmXPB_STICKY_W1C_DEFAULT 0x00000000
|
||||
#define mmXPB_MISC_CFG_DEFAULT 0x4d585042
|
||||
#define mmXPB_INTF_CFG2_DEFAULT 0x00000040
|
||||
#define mmXPB_CLG_EXTRA_RD_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_EXTRA_MSK_RD_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_GFX_MATCH_DEFAULT 0x03000000
|
||||
#define mmXPB_CLG_GFX_MATCH_MSK_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_MM_MATCH_DEFAULT 0x03000000
|
||||
#define mmXPB_CLG_MM_MATCH_MSK_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING0_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING1_DEFAULT 0x00000040
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING2_DEFAULT 0x00000080
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING3_DEFAULT 0x000000c0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING4_DEFAULT 0x00000100
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING5_DEFAULT 0x00000140
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING6_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING7_DEFAULT 0x000001c0
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING0_DEFAULT 0x00000000
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING1_DEFAULT 0x00000040
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING2_DEFAULT 0x00000080
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING3_DEFAULT 0x000000c0
|
||||
|
||||
|
||||
// addressBlock: athub_rpbdec
|
||||
#define mmRPB_PASSPW_CONF_DEFAULT 0x00000230
|
||||
#define mmRPB_BLOCKLEVEL_CONF_DEFAULT 0x000000f0
|
||||
#define mmRPB_TAG_CONF_DEFAULT 0x00204020
|
||||
#define mmRPB_EFF_CNTL_DEFAULT 0x00001010
|
||||
#define mmRPB_ARB_CNTL_DEFAULT 0x00040404
|
||||
#define mmRPB_ARB_CNTL2_DEFAULT 0x00040104
|
||||
#define mmRPB_BIF_CNTL_DEFAULT 0x01000404
|
||||
#define mmRPB_WR_SWITCH_CNTL_DEFAULT 0x02040810
|
||||
#define mmRPB_RD_SWITCH_CNTL_DEFAULT 0x02040810
|
||||
#define mmRPB_CID_QUEUE_WR_DEFAULT 0x00000000
|
||||
#define mmRPB_CID_QUEUE_RD_DEFAULT 0x00000000
|
||||
#define mmRPB_CID_QUEUE_EX_DEFAULT 0x00000000
|
||||
#define mmRPB_CID_QUEUE_EX_DATA_DEFAULT 0x00000000
|
||||
#define mmRPB_SWITCH_CNTL2_DEFAULT 0x02040810
|
||||
#define mmRPB_DEINTRLV_COMBINE_CNTL_DEFAULT 0x00000004
|
||||
#define mmRPB_VC_SWITCH_RDWR_DEFAULT 0x00004040
|
||||
#define mmRPB_PERFCOUNTER_LO_DEFAULT 0x00000000
|
||||
#define mmRPB_PERFCOUNTER_HI_DEFAULT 0x00000000
|
||||
#define mmRPB_PERFCOUNTER0_CFG_DEFAULT 0x00000000
|
||||
#define mmRPB_PERFCOUNTER1_CFG_DEFAULT 0x00000000
|
||||
#define mmRPB_PERFCOUNTER2_CFG_DEFAULT 0x00000000
|
||||
#define mmRPB_PERFCOUNTER3_CFG_DEFAULT 0x00000000
|
||||
#define mmRPB_PERFCOUNTER_RSLT_CNTL_DEFAULT 0x04000000
|
||||
#define mmRPB_RD_QUEUE_CNTL_DEFAULT 0x00000000
|
||||
#define mmRPB_RD_QUEUE_CNTL2_DEFAULT 0x00000000
|
||||
#define mmRPB_WR_QUEUE_CNTL_DEFAULT 0x00000000
|
||||
#define mmRPB_WR_QUEUE_CNTL2_DEFAULT 0x00000000
|
||||
#define mmRPB_EA_QUEUE_WR_DEFAULT 0x00000000
|
||||
#define mmRPB_ATS_CNTL_DEFAULT 0x58088422
|
||||
#define mmRPB_ATS_CNTL2_DEFAULT 0x00050b13
|
||||
#define mmRPB_SDPPORT_CNTL_DEFAULT 0x0fd14814
|
||||
|
||||
#endif
|
@ -1,453 +0,0 @@
|
||||
/*
|
||||
* Copyright (C) 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included
|
||||
* in all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
|
||||
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
|
||||
* AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
|
||||
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
||||
*/
|
||||
#ifndef _athub_1_0_OFFSET_HEADER
|
||||
#define _athub_1_0_OFFSET_HEADER
|
||||
|
||||
|
||||
|
||||
// addressBlock: athub_atsdec
|
||||
// base address: 0x3080
|
||||
#define mmATC_ATS_CNTL 0x0000
|
||||
#define mmATC_ATS_CNTL_BASE_IDX 0
|
||||
#define mmATC_ATS_STATUS 0x0003
|
||||
#define mmATC_ATS_STATUS_BASE_IDX 0
|
||||
#define mmATC_ATS_FAULT_CNTL 0x0004
|
||||
#define mmATC_ATS_FAULT_CNTL_BASE_IDX 0
|
||||
#define mmATC_ATS_FAULT_STATUS_INFO 0x0005
|
||||
#define mmATC_ATS_FAULT_STATUS_INFO_BASE_IDX 0
|
||||
#define mmATC_ATS_FAULT_STATUS_ADDR 0x0006
|
||||
#define mmATC_ATS_FAULT_STATUS_ADDR_BASE_IDX 0
|
||||
#define mmATC_ATS_DEFAULT_PAGE_LOW 0x0007
|
||||
#define mmATC_ATS_DEFAULT_PAGE_LOW_BASE_IDX 0
|
||||
#define mmATC_TRANS_FAULT_RSPCNTRL 0x0008
|
||||
#define mmATC_TRANS_FAULT_RSPCNTRL_BASE_IDX 0
|
||||
#define mmATC_ATS_FAULT_STATUS_INFO2 0x0009
|
||||
#define mmATC_ATS_FAULT_STATUS_INFO2_BASE_IDX 0
|
||||
#define mmATHUB_MISC_CNTL 0x000a
|
||||
#define mmATHUB_MISC_CNTL_BASE_IDX 0
|
||||
#define mmATC_VMID_PASID_MAPPING_UPDATE_STATUS 0x000b
|
||||
#define mmATC_VMID_PASID_MAPPING_UPDATE_STATUS_BASE_IDX 0
|
||||
#define mmATC_VMID0_PASID_MAPPING 0x000c
|
||||
#define mmATC_VMID0_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID1_PASID_MAPPING 0x000d
|
||||
#define mmATC_VMID1_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID2_PASID_MAPPING 0x000e
|
||||
#define mmATC_VMID2_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID3_PASID_MAPPING 0x000f
|
||||
#define mmATC_VMID3_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID4_PASID_MAPPING 0x0010
|
||||
#define mmATC_VMID4_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID5_PASID_MAPPING 0x0011
|
||||
#define mmATC_VMID5_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID6_PASID_MAPPING 0x0012
|
||||
#define mmATC_VMID6_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID7_PASID_MAPPING 0x0013
|
||||
#define mmATC_VMID7_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID8_PASID_MAPPING 0x0014
|
||||
#define mmATC_VMID8_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID9_PASID_MAPPING 0x0015
|
||||
#define mmATC_VMID9_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID10_PASID_MAPPING 0x0016
|
||||
#define mmATC_VMID10_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID11_PASID_MAPPING 0x0017
|
||||
#define mmATC_VMID11_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID12_PASID_MAPPING 0x0018
|
||||
#define mmATC_VMID12_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID13_PASID_MAPPING 0x0019
|
||||
#define mmATC_VMID13_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID14_PASID_MAPPING 0x001a
|
||||
#define mmATC_VMID14_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID15_PASID_MAPPING 0x001b
|
||||
#define mmATC_VMID15_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_ATS_VMID_STATUS 0x001c
|
||||
#define mmATC_ATS_VMID_STATUS_BASE_IDX 0
|
||||
#define mmATC_ATS_GFX_ATCL2_STATUS 0x001d
|
||||
#define mmATC_ATS_GFX_ATCL2_STATUS_BASE_IDX 0
|
||||
#define mmATC_PERFCOUNTER0_CFG 0x001e
|
||||
#define mmATC_PERFCOUNTER0_CFG_BASE_IDX 0
|
||||
#define mmATC_PERFCOUNTER1_CFG 0x001f
|
||||
#define mmATC_PERFCOUNTER1_CFG_BASE_IDX 0
|
||||
#define mmATC_PERFCOUNTER2_CFG 0x0020
|
||||
#define mmATC_PERFCOUNTER2_CFG_BASE_IDX 0
|
||||
#define mmATC_PERFCOUNTER3_CFG 0x0021
|
||||
#define mmATC_PERFCOUNTER3_CFG_BASE_IDX 0
|
||||
#define mmATC_PERFCOUNTER_RSLT_CNTL 0x0022
|
||||
#define mmATC_PERFCOUNTER_RSLT_CNTL_BASE_IDX 0
|
||||
#define mmATC_PERFCOUNTER_LO 0x0023
|
||||
#define mmATC_PERFCOUNTER_LO_BASE_IDX 0
|
||||
#define mmATC_PERFCOUNTER_HI 0x0024
|
||||
#define mmATC_PERFCOUNTER_HI_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL 0x0025
|
||||
#define mmATHUB_PCIE_ATS_CNTL_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_PASID_CNTL 0x0026
|
||||
#define mmATHUB_PCIE_PASID_CNTL_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_PAGE_REQ_CNTL 0x0027
|
||||
#define mmATHUB_PCIE_PAGE_REQ_CNTL_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_OUTSTAND_PAGE_REQ_ALLOC 0x0028
|
||||
#define mmATHUB_PCIE_OUTSTAND_PAGE_REQ_ALLOC_BASE_IDX 0
|
||||
#define mmATHUB_COMMAND 0x0029
|
||||
#define mmATHUB_COMMAND_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_0 0x002a
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_0_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_1 0x002b
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_1_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_2 0x002c
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_2_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_3 0x002d
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_3_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_4 0x002e
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_4_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_5 0x002f
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_5_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_6 0x0030
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_6_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_7 0x0031
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_7_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_8 0x0032
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_8_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_9 0x0033
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_9_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_10 0x0034
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_10_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_11 0x0035
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_11_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_12 0x0036
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_12_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_13 0x0037
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_13_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_14 0x0038
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_14_BASE_IDX 0
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_15 0x0039
|
||||
#define mmATHUB_PCIE_ATS_CNTL_VF_15_BASE_IDX 0
|
||||
#define mmATHUB_MEM_POWER_LS 0x003a
|
||||
#define mmATHUB_MEM_POWER_LS_BASE_IDX 0
|
||||
#define mmATS_IH_CREDIT 0x003b
|
||||
#define mmATS_IH_CREDIT_BASE_IDX 0
|
||||
#define mmATHUB_IH_CREDIT 0x003c
|
||||
#define mmATHUB_IH_CREDIT_BASE_IDX 0
|
||||
#define mmATC_VMID16_PASID_MAPPING 0x003d
|
||||
#define mmATC_VMID16_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID17_PASID_MAPPING 0x003e
|
||||
#define mmATC_VMID17_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID18_PASID_MAPPING 0x003f
|
||||
#define mmATC_VMID18_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID19_PASID_MAPPING 0x0040
|
||||
#define mmATC_VMID19_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID20_PASID_MAPPING 0x0041
|
||||
#define mmATC_VMID20_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID21_PASID_MAPPING 0x0042
|
||||
#define mmATC_VMID21_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID22_PASID_MAPPING 0x0043
|
||||
#define mmATC_VMID22_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID23_PASID_MAPPING 0x0044
|
||||
#define mmATC_VMID23_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID24_PASID_MAPPING 0x0045
|
||||
#define mmATC_VMID24_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID25_PASID_MAPPING 0x0046
|
||||
#define mmATC_VMID25_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID26_PASID_MAPPING 0x0047
|
||||
#define mmATC_VMID26_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID27_PASID_MAPPING 0x0048
|
||||
#define mmATC_VMID27_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID28_PASID_MAPPING 0x0049
|
||||
#define mmATC_VMID28_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID29_PASID_MAPPING 0x004a
|
||||
#define mmATC_VMID29_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID30_PASID_MAPPING 0x004b
|
||||
#define mmATC_VMID30_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_VMID31_PASID_MAPPING 0x004c
|
||||
#define mmATC_VMID31_PASID_MAPPING_BASE_IDX 0
|
||||
#define mmATC_ATS_MMHUB_ATCL2_STATUS 0x004d
|
||||
#define mmATC_ATS_MMHUB_ATCL2_STATUS_BASE_IDX 0
|
||||
#define mmATHUB_SHARED_VIRT_RESET_REQ 0x004e
|
||||
#define mmATHUB_SHARED_VIRT_RESET_REQ_BASE_IDX 0
|
||||
#define mmATHUB_SHARED_ACTIVE_FCN_ID 0x004f
|
||||
#define mmATHUB_SHARED_ACTIVE_FCN_ID_BASE_IDX 0
|
||||
#define mmATC_ATS_SDPPORT_CNTL 0x0050
|
||||
#define mmATC_ATS_SDPPORT_CNTL_BASE_IDX 0
|
||||
#define mmATC_ATS_VMID_SNAPSHOT_GFX_STAT 0x0052
|
||||
#define mmATC_ATS_VMID_SNAPSHOT_GFX_STAT_BASE_IDX 0
|
||||
#define mmATC_ATS_VMID_SNAPSHOT_MMHUB_STAT 0x0053
|
||||
#define mmATC_ATS_VMID_SNAPSHOT_MMHUB_STAT_BASE_IDX 0
|
||||
|
||||
|
||||
// addressBlock: athub_xpbdec
|
||||
// base address: 0x31f0
|
||||
#define mmXPB_RTR_SRC_APRTR0 0x005c
|
||||
#define mmXPB_RTR_SRC_APRTR0_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR1 0x005d
|
||||
#define mmXPB_RTR_SRC_APRTR1_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR2 0x005e
|
||||
#define mmXPB_RTR_SRC_APRTR2_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR3 0x005f
|
||||
#define mmXPB_RTR_SRC_APRTR3_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR4 0x0060
|
||||
#define mmXPB_RTR_SRC_APRTR4_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR5 0x0061
|
||||
#define mmXPB_RTR_SRC_APRTR5_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR6 0x0062
|
||||
#define mmXPB_RTR_SRC_APRTR6_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR7 0x0063
|
||||
#define mmXPB_RTR_SRC_APRTR7_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR8 0x0064
|
||||
#define mmXPB_RTR_SRC_APRTR8_BASE_IDX 0
|
||||
#define mmXPB_RTR_SRC_APRTR9 0x0065
|
||||
#define mmXPB_RTR_SRC_APRTR9_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR0 0x0066
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR0_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR1 0x0067
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR1_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR2 0x0068
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR2_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR3 0x0069
|
||||
#define mmXPB_XDMA_RTR_SRC_APRTR3_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP0 0x006a
|
||||
#define mmXPB_RTR_DEST_MAP0_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP1 0x006b
|
||||
#define mmXPB_RTR_DEST_MAP1_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP2 0x006c
|
||||
#define mmXPB_RTR_DEST_MAP2_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP3 0x006d
|
||||
#define mmXPB_RTR_DEST_MAP3_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP4 0x006e
|
||||
#define mmXPB_RTR_DEST_MAP4_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP5 0x006f
|
||||
#define mmXPB_RTR_DEST_MAP5_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP6 0x0070
|
||||
#define mmXPB_RTR_DEST_MAP6_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP7 0x0071
|
||||
#define mmXPB_RTR_DEST_MAP7_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP8 0x0072
|
||||
#define mmXPB_RTR_DEST_MAP8_BASE_IDX 0
|
||||
#define mmXPB_RTR_DEST_MAP9 0x0073
|
||||
#define mmXPB_RTR_DEST_MAP9_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP0 0x0074
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP0_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP1 0x0075
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP1_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP2 0x0076
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP2_BASE_IDX 0
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP3 0x0077
|
||||
#define mmXPB_XDMA_RTR_DEST_MAP3_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG0 0x0078
|
||||
#define mmXPB_CLG_CFG0_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG1 0x0079
|
||||
#define mmXPB_CLG_CFG1_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG2 0x007a
|
||||
#define mmXPB_CLG_CFG2_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG3 0x007b
|
||||
#define mmXPB_CLG_CFG3_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG4 0x007c
|
||||
#define mmXPB_CLG_CFG4_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG5 0x007d
|
||||
#define mmXPB_CLG_CFG5_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG6 0x007e
|
||||
#define mmXPB_CLG_CFG6_BASE_IDX 0
|
||||
#define mmXPB_CLG_CFG7 0x007f
|
||||
#define mmXPB_CLG_CFG7_BASE_IDX 0
|
||||
#define mmXPB_CLG_EXTRA 0x0080
|
||||
#define mmXPB_CLG_EXTRA_BASE_IDX 0
|
||||
#define mmXPB_CLG_EXTRA_MSK 0x0081
|
||||
#define mmXPB_CLG_EXTRA_MSK_BASE_IDX 0
|
||||
#define mmXPB_LB_ADDR 0x0082
|
||||
#define mmXPB_LB_ADDR_BASE_IDX 0
|
||||
#define mmXPB_WCB_STS 0x0083
|
||||
#define mmXPB_WCB_STS_BASE_IDX 0
|
||||
#define mmXPB_HST_CFG 0x0084
|
||||
#define mmXPB_HST_CFG_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR_CFG 0x0085
|
||||
#define mmXPB_P2P_BAR_CFG_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR0 0x0086
|
||||
#define mmXPB_P2P_BAR0_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR1 0x0087
|
||||
#define mmXPB_P2P_BAR1_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR2 0x0088
|
||||
#define mmXPB_P2P_BAR2_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR3 0x0089
|
||||
#define mmXPB_P2P_BAR3_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR4 0x008a
|
||||
#define mmXPB_P2P_BAR4_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR5 0x008b
|
||||
#define mmXPB_P2P_BAR5_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR6 0x008c
|
||||
#define mmXPB_P2P_BAR6_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR7 0x008d
|
||||
#define mmXPB_P2P_BAR7_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR_SETUP 0x008e
|
||||
#define mmXPB_P2P_BAR_SETUP_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR_DELTA_ABOVE 0x0090
|
||||
#define mmXPB_P2P_BAR_DELTA_ABOVE_BASE_IDX 0
|
||||
#define mmXPB_P2P_BAR_DELTA_BELOW 0x0091
|
||||
#define mmXPB_P2P_BAR_DELTA_BELOW_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR0 0x0092
|
||||
#define mmXPB_PEER_SYS_BAR0_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR1 0x0093
|
||||
#define mmXPB_PEER_SYS_BAR1_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR2 0x0094
|
||||
#define mmXPB_PEER_SYS_BAR2_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR3 0x0095
|
||||
#define mmXPB_PEER_SYS_BAR3_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR4 0x0096
|
||||
#define mmXPB_PEER_SYS_BAR4_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR5 0x0097
|
||||
#define mmXPB_PEER_SYS_BAR5_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR6 0x0098
|
||||
#define mmXPB_PEER_SYS_BAR6_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR7 0x0099
|
||||
#define mmXPB_PEER_SYS_BAR7_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR8 0x009a
|
||||
#define mmXPB_PEER_SYS_BAR8_BASE_IDX 0
|
||||
#define mmXPB_PEER_SYS_BAR9 0x009b
|
||||
#define mmXPB_PEER_SYS_BAR9_BASE_IDX 0
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR0 0x009c
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR0_BASE_IDX 0
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR1 0x009d
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR1_BASE_IDX 0
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR2 0x009e
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR2_BASE_IDX 0
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR3 0x009f
|
||||
#define mmXPB_XDMA_PEER_SYS_BAR3_BASE_IDX 0
|
||||
#define mmXPB_CLK_GAT 0x00a0
|
||||
#define mmXPB_CLK_GAT_BASE_IDX 0
|
||||
#define mmXPB_INTF_CFG 0x00a1
|
||||
#define mmXPB_INTF_CFG_BASE_IDX 0
|
||||
#define mmXPB_INTF_STS 0x00a2
|
||||
#define mmXPB_INTF_STS_BASE_IDX 0
|
||||
#define mmXPB_PIPE_STS 0x00a3
|
||||
#define mmXPB_PIPE_STS_BASE_IDX 0
|
||||
#define mmXPB_SUB_CTRL 0x00a4
|
||||
#define mmXPB_SUB_CTRL_BASE_IDX 0
|
||||
#define mmXPB_MAP_INVERT_FLUSH_NUM_LSB 0x00a5
|
||||
#define mmXPB_MAP_INVERT_FLUSH_NUM_LSB_BASE_IDX 0
|
||||
#define mmXPB_PERF_KNOBS 0x00a6
|
||||
#define mmXPB_PERF_KNOBS_BASE_IDX 0
|
||||
#define mmXPB_STICKY 0x00a7
|
||||
#define mmXPB_STICKY_BASE_IDX 0
|
||||
#define mmXPB_STICKY_W1C 0x00a8
|
||||
#define mmXPB_STICKY_W1C_BASE_IDX 0
|
||||
#define mmXPB_MISC_CFG 0x00a9
|
||||
#define mmXPB_MISC_CFG_BASE_IDX 0
|
||||
#define mmXPB_INTF_CFG2 0x00aa
|
||||
#define mmXPB_INTF_CFG2_BASE_IDX 0
|
||||
#define mmXPB_CLG_EXTRA_RD 0x00ab
|
||||
#define mmXPB_CLG_EXTRA_RD_BASE_IDX 0
|
||||
#define mmXPB_CLG_EXTRA_MSK_RD 0x00ac
|
||||
#define mmXPB_CLG_EXTRA_MSK_RD_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_MATCH 0x00ad
|
||||
#define mmXPB_CLG_GFX_MATCH_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_MATCH_MSK 0x00ae
|
||||
#define mmXPB_CLG_GFX_MATCH_MSK_BASE_IDX 0
|
||||
#define mmXPB_CLG_MM_MATCH 0x00af
|
||||
#define mmXPB_CLG_MM_MATCH_BASE_IDX 0
|
||||
#define mmXPB_CLG_MM_MATCH_MSK 0x00b0
|
||||
#define mmXPB_CLG_MM_MATCH_MSK_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING0 0x00b1
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING0_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING1 0x00b2
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING1_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING2 0x00b3
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING2_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING3 0x00b4
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING3_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING4 0x00b5
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING4_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING5 0x00b6
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING5_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING6 0x00b7
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING6_BASE_IDX 0
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING7 0x00b8
|
||||
#define mmXPB_CLG_GFX_UNITID_MAPPING7_BASE_IDX 0
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING0 0x00b9
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING0_BASE_IDX 0
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING1 0x00ba
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING1_BASE_IDX 0
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING2 0x00bb
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING2_BASE_IDX 0
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING3 0x00bc
|
||||
#define mmXPB_CLG_MM_UNITID_MAPPING3_BASE_IDX 0
|
||||
|
||||
|
||||
// addressBlock: athub_rpbdec
|
||||
// base address: 0x33b0
|
||||
#define mmRPB_PASSPW_CONF 0x00cc
|
||||
#define mmRPB_PASSPW_CONF_BASE_IDX 0
|
||||
#define mmRPB_BLOCKLEVEL_CONF 0x00cd
|
||||
#define mmRPB_BLOCKLEVEL_CONF_BASE_IDX 0
|
||||
#define mmRPB_TAG_CONF 0x00cf
|
||||
#define mmRPB_TAG_CONF_BASE_IDX 0
|
||||
#define mmRPB_EFF_CNTL 0x00d1
|
||||
#define mmRPB_EFF_CNTL_BASE_IDX 0
|
||||
#define mmRPB_ARB_CNTL 0x00d2
|
||||
#define mmRPB_ARB_CNTL_BASE_IDX 0
|
||||
#define mmRPB_ARB_CNTL2 0x00d3
|
||||
#define mmRPB_ARB_CNTL2_BASE_IDX 0
|
||||
#define mmRPB_BIF_CNTL 0x00d4
|
||||
#define mmRPB_BIF_CNTL_BASE_IDX 0
|
||||
#define mmRPB_WR_SWITCH_CNTL 0x00d5
|
||||
#define mmRPB_WR_SWITCH_CNTL_BASE_IDX 0
|
||||
#define mmRPB_RD_SWITCH_CNTL 0x00d7
|
||||
#define mmRPB_RD_SWITCH_CNTL_BASE_IDX 0
|
||||
#define mmRPB_CID_QUEUE_WR 0x00d8
|
||||
#define mmRPB_CID_QUEUE_WR_BASE_IDX 0
|
||||
#define mmRPB_CID_QUEUE_RD 0x00d9
|
||||
#define mmRPB_CID_QUEUE_RD_BASE_IDX 0
|
||||
#define mmRPB_CID_QUEUE_EX 0x00dc
|
||||
#define mmRPB_CID_QUEUE_EX_BASE_IDX 0
|
||||
#define mmRPB_CID_QUEUE_EX_DATA 0x00dd
|
||||
#define mmRPB_CID_QUEUE_EX_DATA_BASE_IDX 0
|
||||
#define mmRPB_SWITCH_CNTL2 0x00de
|
||||
#define mmRPB_SWITCH_CNTL2_BASE_IDX 0
|
||||
#define mmRPB_DEINTRLV_COMBINE_CNTL 0x00df
|
||||
#define mmRPB_DEINTRLV_COMBINE_CNTL_BASE_IDX 0
|
||||
#define mmRPB_VC_SWITCH_RDWR 0x00e0
|
||||
#define mmRPB_VC_SWITCH_RDWR_BASE_IDX 0
|
||||
#define mmRPB_PERFCOUNTER_LO 0x00e1
|
||||
#define mmRPB_PERFCOUNTER_LO_BASE_IDX 0
|
||||
#define mmRPB_PERFCOUNTER_HI 0x00e2
|
||||
#define mmRPB_PERFCOUNTER_HI_BASE_IDX 0
|
||||
#define mmRPB_PERFCOUNTER0_CFG 0x00e3
|
||||
#define mmRPB_PERFCOUNTER0_CFG_BASE_IDX 0
|
||||
#define mmRPB_PERFCOUNTER1_CFG 0x00e4
|
||||
#define mmRPB_PERFCOUNTER1_CFG_BASE_IDX 0
|
||||
#define mmRPB_PERFCOUNTER2_CFG 0x00e5
|
||||
#define mmRPB_PERFCOUNTER2_CFG_BASE_IDX 0
|
||||
#define mmRPB_PERFCOUNTER3_CFG 0x00e6
|
||||
#define mmRPB_PERFCOUNTER3_CFG_BASE_IDX 0
|
||||
#define mmRPB_PERFCOUNTER_RSLT_CNTL 0x00e7
|
||||
#define mmRPB_PERFCOUNTER_RSLT_CNTL_BASE_IDX 0
|
||||
#define mmRPB_RD_QUEUE_CNTL 0x00e9
|
||||
#define mmRPB_RD_QUEUE_CNTL_BASE_IDX 0
|
||||
#define mmRPB_RD_QUEUE_CNTL2 0x00ea
|
||||
#define mmRPB_RD_QUEUE_CNTL2_BASE_IDX 0
|
||||
#define mmRPB_WR_QUEUE_CNTL 0x00eb
|
||||
#define mmRPB_WR_QUEUE_CNTL_BASE_IDX 0
|
||||
#define mmRPB_WR_QUEUE_CNTL2 0x00ec
|
||||
#define mmRPB_WR_QUEUE_CNTL2_BASE_IDX 0
|
||||
#define mmRPB_EA_QUEUE_WR 0x00ed
|
||||
#define mmRPB_EA_QUEUE_WR_BASE_IDX 0
|
||||
#define mmRPB_ATS_CNTL 0x00ee
|
||||
#define mmRPB_ATS_CNTL_BASE_IDX 0
|
||||
#define mmRPB_ATS_CNTL2 0x00ef
|
||||
#define mmRPB_ATS_CNTL2_BASE_IDX 0
|
||||
#define mmRPB_SDPPORT_CNTL 0x00f0
|
||||
#define mmRPB_SDPPORT_CNTL_BASE_IDX 0
|
||||
|
||||
#endif
|
File diff suppressed because it is too large
Load Diff
Loading…
Reference in New Issue
Block a user