mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-28 11:18:45 +07:00
i40e/i40evf: Don't bother setting the CLEARPBA bit
The CLEARPBA bit in the dynamic interrupt control register actually has no effect either way on the hardware. As per errata 28 in the XL710 specification update the interrupt is actually cleared any time the register is written with the INTENA_MSK bit set to 0. As such the act of toggling the enable bit actually will trigger the interrupt being cleared and could lead to potential lost events if auto-masking is not enabled. Signed-off-by: Alexander Duyck <alexander.h.duyck@intel.com> Tested-by: Andrew Bowers <andrewx.bowers@intel.com> Signed-off-by: Jeff Kirsher <jeffrey.t.kirsher@intel.com>
This commit is contained in:
parent
8b99b1179c
commit
4ff17929e6
@ -2281,8 +2281,17 @@ static u32 i40e_buildreg_itr(const int type, const u16 itr)
|
||||
{
|
||||
u32 val;
|
||||
|
||||
/* We don't bother with setting the CLEARPBA bit as the data sheet
|
||||
* points out doing so is "meaningless since it was already
|
||||
* auto-cleared". The auto-clearing happens when the interrupt is
|
||||
* asserted.
|
||||
*
|
||||
* Hardware errata 28 for also indicates that writing to a
|
||||
* xxINT_DYN_CTLx CSR with INTENA_MSK (bit 31) set to 0 will clear
|
||||
* an event in the PBA anyway so we need to rely on the automask
|
||||
* to hold pending events for us until the interrupt is re-enabled
|
||||
*/
|
||||
val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
|
||||
I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
|
||||
(type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
|
||||
(itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
|
||||
|
||||
|
@ -1464,8 +1464,17 @@ static u32 i40e_buildreg_itr(const int type, const u16 itr)
|
||||
{
|
||||
u32 val;
|
||||
|
||||
/* We don't bother with setting the CLEARPBA bit as the data sheet
|
||||
* points out doing so is "meaningless since it was already
|
||||
* auto-cleared". The auto-clearing happens when the interrupt is
|
||||
* asserted.
|
||||
*
|
||||
* Hardware errata 28 for also indicates that writing to a
|
||||
* xxINT_DYN_CTLx CSR with INTENA_MSK (bit 31) set to 0 will clear
|
||||
* an event in the PBA anyway so we need to rely on the automask
|
||||
* to hold pending events for us until the interrupt is re-enabled
|
||||
*/
|
||||
val = I40E_VFINT_DYN_CTLN1_INTENA_MASK |
|
||||
I40E_VFINT_DYN_CTLN1_CLEARPBA_MASK |
|
||||
(type << I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT) |
|
||||
(itr << I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT);
|
||||
|
||||
|
Loading…
Reference in New Issue
Block a user