mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-27 12:55:04 +07:00
tty: sifive: Finish transmission before changing the clock
SiFive's UART has a software controller clock divider that produces the final baud rate clock. Whenever the clock that drives the UART is changed this divider must be updated accordingly, and given that these two events are controlled by software they cannot be done atomically. During the period between updating the UART's driving clock and internal divider the UART will transmit a different baud rate than what the user has configured, which will probably result in a corrupted transmission stream. The SiFive UART has a FIFO, but due to an issue with the programming interface there is no way to directly determine when the UART has finished transmitting. We're essentially restricted to dead reckoning in order to figure that out: we can use the FIFO's TX busy register to figure out when the last frame has begun transmission and just delay for a long enough that the last frame is guaranteed to get out. As far as the actual implementation goes: I've modified the existing existing clock notifier function to drain both the FIFO and the shift register in on PRE_RATE_CHANGE. As far as I know there is no hardware flow control in this UART, so there's no good way to ask the other end to stop transmission while we can't receive (inserting software flow control messages seems like a bad idea here). Signed-off-by: Palmer Dabbelt <palmerdabbelt@google.com> Tested-by: Yash Shah <yash.shah@sifive.com> Link: https://lore.kernel.org/r/20200307042637.83728-1-palmer@dabbelt.com Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
This commit is contained in:
parent
cb05c6c82f
commit
4cbd7814bb
@ -618,10 +618,10 @@ static void sifive_serial_shutdown(struct uart_port *port)
|
||||
*
|
||||
* On the V0 SoC, the UART IP block is derived from the CPU clock source
|
||||
* after a synchronous divide-by-two divider, so any CPU clock rate change
|
||||
* requires the UART baud rate to be updated. This presumably could corrupt any
|
||||
* serial word currently being transmitted or received. It would probably
|
||||
* be better to stop receives and transmits, then complete the baud rate
|
||||
* change, then re-enable them.
|
||||
* requires the UART baud rate to be updated. This presumably corrupts any
|
||||
* serial word currently being transmitted or received. In order to avoid
|
||||
* corrupting the output data stream, we drain the transmit queue before
|
||||
* allowing the clock's rate to be changed.
|
||||
*/
|
||||
static int sifive_serial_clk_notifier(struct notifier_block *nb,
|
||||
unsigned long event, void *data)
|
||||
@ -629,6 +629,26 @@ static int sifive_serial_clk_notifier(struct notifier_block *nb,
|
||||
struct clk_notifier_data *cnd = data;
|
||||
struct sifive_serial_port *ssp = notifier_to_sifive_serial_port(nb);
|
||||
|
||||
if (event == PRE_RATE_CHANGE) {
|
||||
/*
|
||||
* The TX watermark is always set to 1 by this driver, which
|
||||
* means that the TX busy bit will lower when there are 0 bytes
|
||||
* left in the TX queue -- in other words, when the TX FIFO is
|
||||
* empty.
|
||||
*/
|
||||
__ssp_wait_for_xmitr(ssp);
|
||||
/*
|
||||
* On the cycle the TX FIFO goes empty there is still a full
|
||||
* UART frame left to be transmitted in the shift register.
|
||||
* The UART provides no way for software to directly determine
|
||||
* when that last frame has been transmitted, so we just sleep
|
||||
* here instead. As we're not tracking the number of stop bits
|
||||
* they're just worst cased here. The rest of the serial
|
||||
* framing parameters aren't configurable by software.
|
||||
*/
|
||||
udelay(DIV_ROUND_UP(12 * 1000 * 1000, ssp->baud_rate));
|
||||
}
|
||||
|
||||
if (event == POST_RATE_CHANGE && ssp->clkin_rate != cnd->new_rate) {
|
||||
ssp->clkin_rate = cnd->new_rate;
|
||||
__ssp_update_div(ssp);
|
||||
|
Loading…
Reference in New Issue
Block a user