mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-23 19:13:15 +07:00
ARM: dts: r8a7792: add DU clocks
Describe the DU0/1 clocks and their parent, ZX clock in the R8A7792 device tree. Signed-off-by: Sergei Shtylyov <sergei.shtylyov@cogentembedded.com> Reviewed-by: Geert Uytterhoeven <geert+renesas@glider.be> Signed-off-by: Simon Horman <horms+renesas@verge.net.au>
This commit is contained in:
parent
d6f5fe84b5
commit
3b0211af06
@ -660,6 +660,13 @@ pll1_div2_clk: pll1_div2 {
|
||||
clock-div = <2>;
|
||||
clock-mult = <1>;
|
||||
};
|
||||
zx_clk: zx {
|
||||
compatible = "fixed-factor-clock";
|
||||
clocks = <&cpg_clocks R8A7792_CLK_PLL1>;
|
||||
#clock-cells = <0>;
|
||||
clock-div = <3>;
|
||||
clock-mult = <1>;
|
||||
};
|
||||
zs_clk: zs {
|
||||
compatible = "fixed-factor-clock";
|
||||
clocks = <&cpg_clocks R8A7792_CLK_PLL1>;
|
||||
@ -761,15 +768,17 @@ mstp7_clks: mstp7_clks@e615014c {
|
||||
"renesas,cpg-mstp-clocks";
|
||||
reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
|
||||
clocks = <&zs_clk>, <&zs_clk>, <&p_clk>, <&p_clk>,
|
||||
<&p_clk>, <&p_clk>;
|
||||
<&p_clk>, <&p_clk>, <&zx_clk>, <&zx_clk>;
|
||||
#clock-cells = <1>;
|
||||
clock-indices = <
|
||||
R8A7792_CLK_HSCIF1 R8A7792_CLK_HSCIF0
|
||||
R8A7792_CLK_SCIF3 R8A7792_CLK_SCIF2
|
||||
R8A7792_CLK_SCIF1 R8A7792_CLK_SCIF0
|
||||
R8A7792_CLK_DU1 R8A7792_CLK_DU0
|
||||
>;
|
||||
clock-output-names = "hscif1", "hscif0", "scif3",
|
||||
"scif2", "scif1", "scif0";
|
||||
"scif2", "scif1", "scif0",
|
||||
"du1", "du0";
|
||||
};
|
||||
mstp8_clks: mstp8_clks@e6150990 {
|
||||
compatible = "renesas,r8a7792-mstp-clocks",
|
||||
|
Loading…
Reference in New Issue
Block a user