mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-17 01:26:57 +07:00
drm/i915/vlv: modeset_global_* for VLV v7
On VLV/BYT, we can adjust the CDclk frequency up or down based on the max pixel clock we need to drive. Lowering it can save power, while raising it is necessary to support high resolution. Add a new callback in modeset_affected_pipes and a modeset_global_resources function to perform this adjustment as necessary. v2: use punit interface for 320 and 266 MHz CDclk adjustments (Ville) v3: reset GMBUS dividers too, since we changed CDclk (Ville) v4: jump to highest voltage when going to 400MHz CDclk (Jesse) v5: drop duplicate define (Ville) use shifts by 1 for fixed point (Ville) drop new callback (Daniel) v6: fixup adjusted_mode.clock -> adjusted_mode.crtc_clock again (Ville) document Bunit reg access better (Ville) v7: pass modeset_pipes and pipe_config to global_pipes so we get the right clock data (Ville) Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org> Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com> Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
This commit is contained in:
parent
85b1d7b3f4
commit
30a970c6a6
@ -360,9 +360,17 @@
|
||||
#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
|
||||
#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
|
||||
|
||||
/* See configdb bunit SB addr map */
|
||||
#define BUNIT_REG_BISOC 0x11
|
||||
|
||||
#define PUNIT_OPCODE_REG_READ 6
|
||||
#define PUNIT_OPCODE_REG_WRITE 7
|
||||
|
||||
#define PUNIT_REG_DSPFREQ 0x36
|
||||
#define DSPFREQSTAT_SHIFT 30
|
||||
#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
|
||||
#define DSPFREQGUAR_SHIFT 14
|
||||
#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
|
||||
#define PUNIT_REG_PWRGT_CTRL 0x60
|
||||
#define PUNIT_REG_PWRGT_STATUS 0x61
|
||||
#define PUNIT_CLK_GATE 1
|
||||
@ -425,6 +433,7 @@
|
||||
#define DSI_PLL_N1_DIV_MASK (3 << 16)
|
||||
#define DSI_PLL_M1_DIV_SHIFT 0
|
||||
#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
|
||||
#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
|
||||
|
||||
/*
|
||||
* DPIO - a special bus for various display related registers to hide behind
|
||||
|
@ -3894,6 +3894,181 @@ static void i9xx_pfit_enable(struct intel_crtc *crtc)
|
||||
I915_WRITE(BCLRPAT(crtc->pipe), 0);
|
||||
}
|
||||
|
||||
static int valleyview_get_vco(struct drm_i915_private *dev_priv)
|
||||
{
|
||||
int vco;
|
||||
|
||||
switch (dev_priv->mem_freq) {
|
||||
default:
|
||||
case 800:
|
||||
vco = 800;
|
||||
break;
|
||||
case 1066:
|
||||
vco = 1600;
|
||||
break;
|
||||
case 1333:
|
||||
vco = 2000;
|
||||
break;
|
||||
}
|
||||
|
||||
return vco;
|
||||
}
|
||||
|
||||
/* Adjust CDclk dividers to allow high res or save power if possible */
|
||||
static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
|
||||
{
|
||||
struct drm_i915_private *dev_priv = dev->dev_private;
|
||||
u32 val, cmd;
|
||||
|
||||
if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
|
||||
cmd = 2;
|
||||
else if (cdclk == 266)
|
||||
cmd = 1;
|
||||
else
|
||||
cmd = 0;
|
||||
|
||||
mutex_lock(&dev_priv->rps.hw_lock);
|
||||
val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
|
||||
val &= ~DSPFREQGUAR_MASK;
|
||||
val |= (cmd << DSPFREQGUAR_SHIFT);
|
||||
vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
|
||||
if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
|
||||
DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
|
||||
50)) {
|
||||
DRM_ERROR("timed out waiting for CDclk change\n");
|
||||
}
|
||||
mutex_unlock(&dev_priv->rps.hw_lock);
|
||||
|
||||
if (cdclk == 400) {
|
||||
u32 divider, vco;
|
||||
|
||||
vco = valleyview_get_vco(dev_priv);
|
||||
divider = ((vco << 1) / cdclk) - 1;
|
||||
|
||||
mutex_lock(&dev_priv->dpio_lock);
|
||||
/* adjust cdclk divider */
|
||||
val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
|
||||
val &= ~0xf;
|
||||
val |= divider;
|
||||
vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
|
||||
mutex_unlock(&dev_priv->dpio_lock);
|
||||
}
|
||||
|
||||
mutex_lock(&dev_priv->dpio_lock);
|
||||
/* adjust self-refresh exit latency value */
|
||||
val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
|
||||
val &= ~0x7f;
|
||||
|
||||
/*
|
||||
* For high bandwidth configs, we set a higher latency in the bunit
|
||||
* so that the core display fetch happens in time to avoid underruns.
|
||||
*/
|
||||
if (cdclk == 400)
|
||||
val |= 4500 / 250; /* 4.5 usec */
|
||||
else
|
||||
val |= 3000 / 250; /* 3.0 usec */
|
||||
vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
|
||||
mutex_unlock(&dev_priv->dpio_lock);
|
||||
|
||||
/* Since we changed the CDclk, we need to update the GMBUSFREQ too */
|
||||
intel_i2c_reset(dev);
|
||||
}
|
||||
|
||||
static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
|
||||
{
|
||||
int cur_cdclk, vco;
|
||||
int divider;
|
||||
|
||||
vco = valleyview_get_vco(dev_priv);
|
||||
|
||||
mutex_lock(&dev_priv->dpio_lock);
|
||||
divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
|
||||
mutex_unlock(&dev_priv->dpio_lock);
|
||||
|
||||
divider &= 0xf;
|
||||
|
||||
cur_cdclk = (vco << 1) / (divider + 1);
|
||||
|
||||
return cur_cdclk;
|
||||
}
|
||||
|
||||
static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
|
||||
int max_pixclk)
|
||||
{
|
||||
int cur_cdclk;
|
||||
|
||||
cur_cdclk = valleyview_cur_cdclk(dev_priv);
|
||||
|
||||
/*
|
||||
* Really only a few cases to deal with, as only 4 CDclks are supported:
|
||||
* 200MHz
|
||||
* 267MHz
|
||||
* 320MHz
|
||||
* 400MHz
|
||||
* So we check to see whether we're above 90% of the lower bin and
|
||||
* adjust if needed.
|
||||
*/
|
||||
if (max_pixclk > 288000) {
|
||||
return 400;
|
||||
} else if (max_pixclk > 240000) {
|
||||
return 320;
|
||||
} else
|
||||
return 266;
|
||||
/* Looks like the 200MHz CDclk freq doesn't work on some configs */
|
||||
}
|
||||
|
||||
static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv,
|
||||
unsigned modeset_pipes,
|
||||
struct intel_crtc_config *pipe_config)
|
||||
{
|
||||
struct drm_device *dev = dev_priv->dev;
|
||||
struct intel_crtc *intel_crtc;
|
||||
int max_pixclk = 0;
|
||||
|
||||
list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
|
||||
base.head) {
|
||||
if (modeset_pipes & (1 << intel_crtc->pipe))
|
||||
max_pixclk = max(max_pixclk,
|
||||
pipe_config->adjusted_mode.crtc_clock);
|
||||
else if (intel_crtc->base.enabled)
|
||||
max_pixclk = max(max_pixclk,
|
||||
intel_crtc->config.adjusted_mode.crtc_clock);
|
||||
}
|
||||
|
||||
return max_pixclk;
|
||||
}
|
||||
|
||||
static void valleyview_modeset_global_pipes(struct drm_device *dev,
|
||||
unsigned *prepare_pipes,
|
||||
unsigned modeset_pipes,
|
||||
struct intel_crtc_config *pipe_config)
|
||||
{
|
||||
struct drm_i915_private *dev_priv = dev->dev_private;
|
||||
struct intel_crtc *intel_crtc;
|
||||
int max_pixclk = intel_mode_max_pixclk(dev_priv, modeset_pipes,
|
||||
pipe_config);
|
||||
int cur_cdclk = valleyview_cur_cdclk(dev_priv);
|
||||
|
||||
if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
|
||||
return;
|
||||
|
||||
list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
|
||||
base.head)
|
||||
if (intel_crtc->base.enabled)
|
||||
*prepare_pipes |= (1 << intel_crtc->pipe);
|
||||
}
|
||||
|
||||
static void valleyview_modeset_global_resources(struct drm_device *dev)
|
||||
{
|
||||
struct drm_i915_private *dev_priv = dev->dev_private;
|
||||
int max_pixclk = intel_mode_max_pixclk(dev_priv, 0, NULL);
|
||||
int cur_cdclk = valleyview_cur_cdclk(dev_priv);
|
||||
int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
|
||||
|
||||
if (req_cdclk != cur_cdclk)
|
||||
valleyview_set_cdclk(dev, req_cdclk);
|
||||
}
|
||||
|
||||
static void valleyview_crtc_enable(struct drm_crtc *crtc)
|
||||
{
|
||||
struct drm_device *dev = crtc->dev;
|
||||
@ -9318,6 +9493,17 @@ static int __intel_set_mode(struct drm_crtc *crtc,
|
||||
"[modeset]");
|
||||
}
|
||||
|
||||
/*
|
||||
* See if the config requires any additional preparation, e.g.
|
||||
* to adjust global state with pipes off. We need to do this
|
||||
* here so we can get the modeset_pipe updated config for the new
|
||||
* mode set on this crtc. For other crtcs we need to use the
|
||||
* adjusted_mode bits in the crtc directly.
|
||||
*/
|
||||
if (IS_VALLEYVIEW(dev))
|
||||
valleyview_modeset_global_pipes(dev, &prepare_pipes,
|
||||
modeset_pipes, pipe_config);
|
||||
|
||||
for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
|
||||
intel_crtc_disable(&intel_crtc->base);
|
||||
|
||||
@ -10317,6 +10503,9 @@ static void intel_init_display(struct drm_device *dev)
|
||||
}
|
||||
} else if (IS_G4X(dev)) {
|
||||
dev_priv->display.write_eld = g4x_write_eld;
|
||||
} else if (IS_VALLEYVIEW(dev)) {
|
||||
dev_priv->display.modeset_global_resources =
|
||||
valleyview_modeset_global_resources;
|
||||
}
|
||||
|
||||
/* Default just returns -ENODEV to indicate unsupported */
|
||||
|
@ -87,10 +87,6 @@ static void gmbus_set_freq(struct drm_i915_private *dev_priv)
|
||||
|
||||
BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
|
||||
|
||||
/* Skip setting the gmbus freq if BIOS has already programmed it */
|
||||
if (I915_READ(GMBUSFREQ_VLV) != 0xA0)
|
||||
return;
|
||||
|
||||
/* Obtain SKU information */
|
||||
mutex_lock(&dev_priv->dpio_lock);
|
||||
hpll_freq =
|
||||
|
Loading…
Reference in New Issue
Block a user