ARM: l2c: tauros2: use descriptive definitions for register bits

Use descriptive definitions for the Tauros2 register bits, and while
we're here, clean up the "Tauros2: %s line fill burt8." message.

Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
This commit is contained in:
Russell King 2015-11-26 22:12:26 +00:00
parent 172f3fcb17
commit 1d93ba2aaa

View File

@ -22,6 +22,11 @@
#include <asm/cputype.h> #include <asm/cputype.h>
#include <asm/hardware/cache-tauros2.h> #include <asm/hardware/cache-tauros2.h>
/* CP15 PJ4 Control configuration register */
#define CCR_L2C_PREFETCH_DISABLE BIT(24)
#define CCR_L2C_ECC_ENABLE BIT(23)
#define CCR_L2C_WAY7_4_DISABLE BIT(21)
#define CCR_L2C_BURST8_ENABLE BIT(20)
/* /*
* When Tauros2 is used on a CPU that supports the v7 hierarchical * When Tauros2 is used on a CPU that supports the v7 hierarchical
@ -182,18 +187,18 @@ static void enable_extra_feature(unsigned int features)
u = read_extra_features(); u = read_extra_features();
if (features & CACHE_TAUROS2_PREFETCH_ON) if (features & CACHE_TAUROS2_PREFETCH_ON)
u &= ~0x01000000; u &= ~CCR_L2C_PREFETCH_DISABLE;
else else
u |= 0x01000000; u |= CCR_L2C_PREFETCH_DISABLE;
pr_info("Tauros2: %s L2 prefetch.\n", pr_info("Tauros2: %s L2 prefetch.\n",
(features & CACHE_TAUROS2_PREFETCH_ON) (features & CACHE_TAUROS2_PREFETCH_ON)
? "Enabling" : "Disabling"); ? "Enabling" : "Disabling");
if (features & CACHE_TAUROS2_LINEFILL_BURST8) if (features & CACHE_TAUROS2_LINEFILL_BURST8)
u |= 0x00100000; u |= CCR_L2C_BURST8_ENABLE;
else else
u &= ~0x00100000; u &= ~CCR_L2C_BURST8_ENABLE;
pr_info("Tauros2: %s line fill burt8.\n", pr_info("Tauros2: %s burst8 line fill.\n",
(features & CACHE_TAUROS2_LINEFILL_BURST8) (features & CACHE_TAUROS2_LINEFILL_BURST8)
? "Enabling" : "Disabling"); ? "Enabling" : "Disabling");