2012-07-22 08:55:54 +07:00
|
|
|
/*
|
|
|
|
* Copyright 2012 Red Hat Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Authors: Ben Skeggs <bskeggs@redhat.com>
|
|
|
|
*/
|
|
|
|
|
2014-08-10 01:10:23 +07:00
|
|
|
#include <nvif/os.h>
|
|
|
|
#include <nvif/class.h>
|
2015-11-08 09:16:40 +07:00
|
|
|
#include <nvif/cl0002.h>
|
2012-07-20 05:17:34 +07:00
|
|
|
|
2016-05-20 06:22:55 +07:00
|
|
|
#include "nouveau_drv.h"
|
2012-07-22 08:55:54 +07:00
|
|
|
#include "nouveau_dma.h"
|
2012-12-25 23:50:43 +07:00
|
|
|
#include "nv10_fence.h"
|
2012-07-22 08:55:54 +07:00
|
|
|
|
2012-07-31 13:16:21 +07:00
|
|
|
#include "nv50_display.h"
|
|
|
|
|
2012-07-22 08:55:54 +07:00
|
|
|
static int
|
|
|
|
nv50_fence_context_new(struct nouveau_channel *chan)
|
|
|
|
{
|
2012-12-25 23:50:43 +07:00
|
|
|
struct nv10_fence_priv *priv = chan->drm->fence;
|
|
|
|
struct nv10_fence_chan *fctx;
|
2016-05-17 08:13:37 +07:00
|
|
|
struct ttm_mem_reg *reg = &priv->bo->bo.mem;
|
|
|
|
u32 start = reg->start * PAGE_SIZE;
|
|
|
|
u32 limit = start + reg->size - 1;
|
2016-11-04 14:20:36 +07:00
|
|
|
int ret;
|
2012-07-22 08:55:54 +07:00
|
|
|
|
|
|
|
fctx = chan->fence = kzalloc(sizeof(*fctx), GFP_KERNEL);
|
|
|
|
if (!fctx)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2014-01-09 17:03:11 +07:00
|
|
|
nouveau_fence_context_new(chan, &fctx->base);
|
2013-02-14 10:20:17 +07:00
|
|
|
fctx->base.emit = nv10_fence_emit;
|
|
|
|
fctx->base.read = nv10_fence_read;
|
|
|
|
fctx->base.sync = nv17_fence_sync;
|
2012-07-22 08:55:54 +07:00
|
|
|
|
2015-08-20 11:54:15 +07:00
|
|
|
ret = nvif_object_init(&chan->user, NvSema, NV_DMA_IN_MEMORY,
|
2014-08-10 01:10:24 +07:00
|
|
|
&(struct nv_dma_v0) {
|
|
|
|
.target = NV_DMA_V0_TARGET_VRAM,
|
|
|
|
.access = NV_DMA_V0_ACCESS_RDWR,
|
2013-07-23 20:49:39 +07:00
|
|
|
.start = start,
|
|
|
|
.limit = limit,
|
2014-08-10 01:10:24 +07:00
|
|
|
}, sizeof(struct nv_dma_v0),
|
2014-08-10 01:10:22 +07:00
|
|
|
&fctx->sema);
|
2012-07-22 08:55:54 +07:00
|
|
|
if (ret)
|
|
|
|
nv10_fence_context_del(chan);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
2012-07-20 05:17:34 +07:00
|
|
|
nv50_fence_create(struct nouveau_drm *drm)
|
2012-07-22 08:55:54 +07:00
|
|
|
{
|
2012-12-25 23:50:43 +07:00
|
|
|
struct nv10_fence_priv *priv;
|
2012-07-22 08:55:54 +07:00
|
|
|
int ret = 0;
|
|
|
|
|
2012-07-20 05:17:34 +07:00
|
|
|
priv = drm->fence = kzalloc(sizeof(*priv), GFP_KERNEL);
|
2012-07-22 08:55:54 +07:00
|
|
|
if (!priv)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
priv->base.dtor = nv10_fence_destroy;
|
2013-02-14 10:20:17 +07:00
|
|
|
priv->base.resume = nv17_fence_resume;
|
2012-07-22 08:55:54 +07:00
|
|
|
priv->base.context_new = nv50_fence_context_new;
|
|
|
|
priv->base.context_del = nv10_fence_context_del;
|
|
|
|
spin_lock_init(&priv->lock);
|
|
|
|
|
2016-05-24 14:26:48 +07:00
|
|
|
ret = nouveau_bo_new(&drm->client, 4096, 0x1000, TTM_PL_FLAG_VRAM,
|
2014-01-09 17:03:15 +07:00
|
|
|
0, 0x0000, NULL, NULL, &priv->bo);
|
2012-07-22 08:55:54 +07:00
|
|
|
if (!ret) {
|
2014-11-10 08:24:27 +07:00
|
|
|
ret = nouveau_bo_pin(priv->bo, TTM_PL_FLAG_VRAM, false);
|
2012-11-26 05:04:23 +07:00
|
|
|
if (!ret) {
|
2012-07-22 08:55:54 +07:00
|
|
|
ret = nouveau_bo_map(priv->bo);
|
2012-11-26 05:04:23 +07:00
|
|
|
if (ret)
|
|
|
|
nouveau_bo_unpin(priv->bo);
|
|
|
|
}
|
2012-07-22 08:55:54 +07:00
|
|
|
if (ret)
|
|
|
|
nouveau_bo_ref(NULL, &priv->bo);
|
|
|
|
}
|
|
|
|
|
2013-02-14 10:20:17 +07:00
|
|
|
if (ret) {
|
|
|
|
nv10_fence_destroy(drm);
|
|
|
|
return ret;
|
2012-07-20 05:17:34 +07:00
|
|
|
}
|
|
|
|
|
2013-02-14 10:20:17 +07:00
|
|
|
nouveau_bo_wr32(priv->bo, 0x000, 0x00000000);
|
2012-07-22 08:55:54 +07:00
|
|
|
return ret;
|
|
|
|
}
|