2009-01-04 05:23:10 +07:00
|
|
|
/*
|
2011-06-15 06:35:14 +07:00
|
|
|
* Copyright (C) 2008-2011 Freescale Semiconductor, Inc. All rights reserved.
|
2009-01-04 05:23:10 +07:00
|
|
|
*
|
|
|
|
* Author: Yu Liu, yu.liu@freescale.com
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* This file is based on arch/powerpc/kvm/44x_tlb.h,
|
|
|
|
* by Hollis Blanchard <hollisb@us.ibm.com>.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License, version 2, as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __KVM_E500_TLB_H__
|
|
|
|
#define __KVM_E500_TLB_H__
|
|
|
|
|
|
|
|
#include <linux/kvm_host.h>
|
2009-06-05 13:54:29 +07:00
|
|
|
#include <asm/mmu-book3e.h>
|
2009-01-04 05:23:10 +07:00
|
|
|
#include <asm/tlb.h>
|
|
|
|
#include <asm/kvm_e500.h>
|
|
|
|
|
2011-08-19 03:25:21 +07:00
|
|
|
/* This geometry is the legacy default -- can be overridden by userspace */
|
|
|
|
#define KVM_E500_TLB0_WAY_SIZE 128
|
|
|
|
#define KVM_E500_TLB0_WAY_NUM 2
|
2009-01-04 05:23:10 +07:00
|
|
|
|
|
|
|
#define KVM_E500_TLB0_SIZE (KVM_E500_TLB0_WAY_SIZE * KVM_E500_TLB0_WAY_NUM)
|
|
|
|
#define KVM_E500_TLB1_SIZE 16
|
|
|
|
|
|
|
|
#define index_of(tlbsel, esel) (((tlbsel) << 16) | ((esel) & 0xFFFF))
|
|
|
|
#define tlbsel_of(index) ((index) >> 16)
|
|
|
|
#define esel_of(index) ((index) & 0xFFFF)
|
|
|
|
|
|
|
|
#define E500_TLB_USER_PERM_MASK (MAS3_UX|MAS3_UR|MAS3_UW)
|
|
|
|
#define E500_TLB_SUPER_PERM_MASK (MAS3_SX|MAS3_SR|MAS3_SW)
|
|
|
|
#define MAS2_ATTRIB_MASK \
|
2009-03-17 15:57:46 +07:00
|
|
|
(MAS2_X0 | MAS2_X1)
|
2009-01-04 05:23:10 +07:00
|
|
|
#define MAS3_ATTRIB_MASK \
|
|
|
|
(MAS3_U0 | MAS3_U1 | MAS3_U2 | MAS3_U3 \
|
|
|
|
| E500_TLB_USER_PERM_MASK | E500_TLB_SUPER_PERM_MASK)
|
|
|
|
|
|
|
|
extern void kvmppc_dump_tlbs(struct kvm_vcpu *);
|
2009-02-17 15:52:08 +07:00
|
|
|
extern int kvmppc_e500_emul_mt_mmucsr0(struct kvmppc_vcpu_e500 *, ulong);
|
2009-01-04 05:23:10 +07:00
|
|
|
extern int kvmppc_e500_emul_tlbwe(struct kvm_vcpu *);
|
|
|
|
extern int kvmppc_e500_emul_tlbre(struct kvm_vcpu *);
|
|
|
|
extern int kvmppc_e500_emul_tlbivax(struct kvm_vcpu *, int, int);
|
|
|
|
extern int kvmppc_e500_emul_tlbsx(struct kvm_vcpu *, int);
|
|
|
|
extern int kvmppc_e500_tlb_search(struct kvm_vcpu *, gva_t, unsigned int, int);
|
|
|
|
extern void kvmppc_e500_tlb_put(struct kvm_vcpu *);
|
|
|
|
extern void kvmppc_e500_tlb_load(struct kvm_vcpu *, int);
|
|
|
|
extern int kvmppc_e500_tlb_init(struct kvmppc_vcpu_e500 *);
|
|
|
|
extern void kvmppc_e500_tlb_uninit(struct kvmppc_vcpu_e500 *);
|
|
|
|
extern void kvmppc_e500_tlb_setup(struct kvmppc_vcpu_e500 *);
|
2011-06-15 06:35:14 +07:00
|
|
|
extern void kvmppc_e500_recalc_shadow_pid(struct kvmppc_vcpu_e500 *);
|
2009-01-04 05:23:10 +07:00
|
|
|
|
|
|
|
/* TLB helper functions */
|
2011-08-19 03:25:21 +07:00
|
|
|
static inline unsigned int
|
|
|
|
get_tlb_size(const struct kvm_book3e_206_tlb_entry *tlbe)
|
2009-01-04 05:23:10 +07:00
|
|
|
{
|
2009-06-05 13:54:29 +07:00
|
|
|
return (tlbe->mas1 >> 7) & 0x1f;
|
2009-01-04 05:23:10 +07:00
|
|
|
}
|
|
|
|
|
2011-08-19 03:25:21 +07:00
|
|
|
static inline gva_t get_tlb_eaddr(const struct kvm_book3e_206_tlb_entry *tlbe)
|
2009-01-04 05:23:10 +07:00
|
|
|
{
|
|
|
|
return tlbe->mas2 & 0xfffff000;
|
|
|
|
}
|
|
|
|
|
2011-08-19 03:25:21 +07:00
|
|
|
static inline u64 get_tlb_bytes(const struct kvm_book3e_206_tlb_entry *tlbe)
|
2009-01-04 05:23:10 +07:00
|
|
|
{
|
|
|
|
unsigned int pgsize = get_tlb_size(tlbe);
|
2009-06-05 13:54:29 +07:00
|
|
|
return 1ULL << 10 << pgsize;
|
2009-01-04 05:23:10 +07:00
|
|
|
}
|
|
|
|
|
2011-08-19 03:25:21 +07:00
|
|
|
static inline gva_t get_tlb_end(const struct kvm_book3e_206_tlb_entry *tlbe)
|
2009-01-04 05:23:10 +07:00
|
|
|
{
|
|
|
|
u64 bytes = get_tlb_bytes(tlbe);
|
|
|
|
return get_tlb_eaddr(tlbe) + bytes - 1;
|
|
|
|
}
|
|
|
|
|
2011-08-19 03:25:21 +07:00
|
|
|
static inline u64 get_tlb_raddr(const struct kvm_book3e_206_tlb_entry *tlbe)
|
2009-01-04 05:23:10 +07:00
|
|
|
{
|
2011-08-19 03:25:21 +07:00
|
|
|
return tlbe->mas7_3 & ~0xfffULL;
|
2009-01-04 05:23:10 +07:00
|
|
|
}
|
|
|
|
|
2011-08-19 03:25:21 +07:00
|
|
|
static inline unsigned int
|
|
|
|
get_tlb_tid(const struct kvm_book3e_206_tlb_entry *tlbe)
|
2009-01-04 05:23:10 +07:00
|
|
|
{
|
|
|
|
return (tlbe->mas1 >> 16) & 0xff;
|
|
|
|
}
|
|
|
|
|
2011-08-19 03:25:21 +07:00
|
|
|
static inline unsigned int
|
|
|
|
get_tlb_ts(const struct kvm_book3e_206_tlb_entry *tlbe)
|
2009-01-04 05:23:10 +07:00
|
|
|
{
|
|
|
|
return (tlbe->mas1 >> 12) & 0x1;
|
|
|
|
}
|
|
|
|
|
2011-08-19 03:25:21 +07:00
|
|
|
static inline unsigned int
|
|
|
|
get_tlb_v(const struct kvm_book3e_206_tlb_entry *tlbe)
|
2009-01-04 05:23:10 +07:00
|
|
|
{
|
|
|
|
return (tlbe->mas1 >> 31) & 0x1;
|
|
|
|
}
|
|
|
|
|
2011-08-19 03:25:21 +07:00
|
|
|
static inline unsigned int
|
|
|
|
get_tlb_iprot(const struct kvm_book3e_206_tlb_entry *tlbe)
|
2009-01-04 05:23:10 +07:00
|
|
|
{
|
|
|
|
return (tlbe->mas1 >> 30) & 0x1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline unsigned int get_cur_pid(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
return vcpu->arch.pid & 0xff;
|
|
|
|
}
|
|
|
|
|
2011-06-15 06:35:14 +07:00
|
|
|
static inline unsigned int get_cur_as(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
return !!(vcpu->arch.shared->msr & (MSR_IS | MSR_DS));
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline unsigned int get_cur_pr(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
return !!(vcpu->arch.shared->msr & MSR_PR);
|
|
|
|
}
|
|
|
|
|
KVM: PPC: Paravirtualize SPRG4-7, ESR, PIR, MASn
This allows additional registers to be accessed by the guest
in PR-mode KVM without trapping.
SPRG4-7 are readable from userspace. On booke, KVM will sync
these registers when it enters the guest, so that accesses from
guest userspace will work. The guest kernel, OTOH, must consistently
use either the real registers or the shared area between exits. This
also applies to the already-paravirted SPRG3.
On non-booke, it's not clear to what extent SPRG4-7 are supported
(they're not architected for book3s, but exist on at least some classic
chips). They are copied in the get/set regs ioctls, but I do not see any
non-booke emulation. I also do not see any syncing with real registers
(in PR-mode) including the user-readable SPRG3. This patch should not
make that situation any worse.
Signed-off-by: Scott Wood <scottwood@freescale.com>
Signed-off-by: Alexander Graf <agraf@suse.de>
Signed-off-by: Avi Kivity <avi@redhat.com>
2011-11-09 07:23:30 +07:00
|
|
|
static inline unsigned int get_cur_spid(const struct kvm_vcpu *vcpu)
|
2009-01-04 05:23:10 +07:00
|
|
|
{
|
KVM: PPC: Paravirtualize SPRG4-7, ESR, PIR, MASn
This allows additional registers to be accessed by the guest
in PR-mode KVM without trapping.
SPRG4-7 are readable from userspace. On booke, KVM will sync
these registers when it enters the guest, so that accesses from
guest userspace will work. The guest kernel, OTOH, must consistently
use either the real registers or the shared area between exits. This
also applies to the already-paravirted SPRG3.
On non-booke, it's not clear to what extent SPRG4-7 are supported
(they're not architected for book3s, but exist on at least some classic
chips). They are copied in the get/set regs ioctls, but I do not see any
non-booke emulation. I also do not see any syncing with real registers
(in PR-mode) including the user-readable SPRG3. This patch should not
make that situation any worse.
Signed-off-by: Scott Wood <scottwood@freescale.com>
Signed-off-by: Alexander Graf <agraf@suse.de>
Signed-off-by: Avi Kivity <avi@redhat.com>
2011-11-09 07:23:30 +07:00
|
|
|
return (vcpu->arch.shared->mas6 >> 16) & 0xff;
|
2009-01-04 05:23:10 +07:00
|
|
|
}
|
|
|
|
|
KVM: PPC: Paravirtualize SPRG4-7, ESR, PIR, MASn
This allows additional registers to be accessed by the guest
in PR-mode KVM without trapping.
SPRG4-7 are readable from userspace. On booke, KVM will sync
these registers when it enters the guest, so that accesses from
guest userspace will work. The guest kernel, OTOH, must consistently
use either the real registers or the shared area between exits. This
also applies to the already-paravirted SPRG3.
On non-booke, it's not clear to what extent SPRG4-7 are supported
(they're not architected for book3s, but exist on at least some classic
chips). They are copied in the get/set regs ioctls, but I do not see any
non-booke emulation. I also do not see any syncing with real registers
(in PR-mode) including the user-readable SPRG3. This patch should not
make that situation any worse.
Signed-off-by: Scott Wood <scottwood@freescale.com>
Signed-off-by: Alexander Graf <agraf@suse.de>
Signed-off-by: Avi Kivity <avi@redhat.com>
2011-11-09 07:23:30 +07:00
|
|
|
static inline unsigned int get_cur_sas(const struct kvm_vcpu *vcpu)
|
2009-01-04 05:23:10 +07:00
|
|
|
{
|
KVM: PPC: Paravirtualize SPRG4-7, ESR, PIR, MASn
This allows additional registers to be accessed by the guest
in PR-mode KVM without trapping.
SPRG4-7 are readable from userspace. On booke, KVM will sync
these registers when it enters the guest, so that accesses from
guest userspace will work. The guest kernel, OTOH, must consistently
use either the real registers or the shared area between exits. This
also applies to the already-paravirted SPRG3.
On non-booke, it's not clear to what extent SPRG4-7 are supported
(they're not architected for book3s, but exist on at least some classic
chips). They are copied in the get/set regs ioctls, but I do not see any
non-booke emulation. I also do not see any syncing with real registers
(in PR-mode) including the user-readable SPRG3. This patch should not
make that situation any worse.
Signed-off-by: Scott Wood <scottwood@freescale.com>
Signed-off-by: Alexander Graf <agraf@suse.de>
Signed-off-by: Avi Kivity <avi@redhat.com>
2011-11-09 07:23:30 +07:00
|
|
|
return vcpu->arch.shared->mas6 & 0x1;
|
2009-01-04 05:23:10 +07:00
|
|
|
}
|
|
|
|
|
KVM: PPC: Paravirtualize SPRG4-7, ESR, PIR, MASn
This allows additional registers to be accessed by the guest
in PR-mode KVM without trapping.
SPRG4-7 are readable from userspace. On booke, KVM will sync
these registers when it enters the guest, so that accesses from
guest userspace will work. The guest kernel, OTOH, must consistently
use either the real registers or the shared area between exits. This
also applies to the already-paravirted SPRG3.
On non-booke, it's not clear to what extent SPRG4-7 are supported
(they're not architected for book3s, but exist on at least some classic
chips). They are copied in the get/set regs ioctls, but I do not see any
non-booke emulation. I also do not see any syncing with real registers
(in PR-mode) including the user-readable SPRG3. This patch should not
make that situation any worse.
Signed-off-by: Scott Wood <scottwood@freescale.com>
Signed-off-by: Alexander Graf <agraf@suse.de>
Signed-off-by: Avi Kivity <avi@redhat.com>
2011-11-09 07:23:30 +07:00
|
|
|
static inline unsigned int get_tlb_tlbsel(const struct kvm_vcpu *vcpu)
|
2009-01-04 05:23:10 +07:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Manual says that tlbsel has 2 bits wide.
|
2009-01-14 23:47:37 +07:00
|
|
|
* Since we only have two TLBs, only lower bit is used.
|
2009-01-04 05:23:10 +07:00
|
|
|
*/
|
KVM: PPC: Paravirtualize SPRG4-7, ESR, PIR, MASn
This allows additional registers to be accessed by the guest
in PR-mode KVM without trapping.
SPRG4-7 are readable from userspace. On booke, KVM will sync
these registers when it enters the guest, so that accesses from
guest userspace will work. The guest kernel, OTOH, must consistently
use either the real registers or the shared area between exits. This
also applies to the already-paravirted SPRG3.
On non-booke, it's not clear to what extent SPRG4-7 are supported
(they're not architected for book3s, but exist on at least some classic
chips). They are copied in the get/set regs ioctls, but I do not see any
non-booke emulation. I also do not see any syncing with real registers
(in PR-mode) including the user-readable SPRG3. This patch should not
make that situation any worse.
Signed-off-by: Scott Wood <scottwood@freescale.com>
Signed-off-by: Alexander Graf <agraf@suse.de>
Signed-off-by: Avi Kivity <avi@redhat.com>
2011-11-09 07:23:30 +07:00
|
|
|
return (vcpu->arch.shared->mas0 >> 28) & 0x1;
|
2009-01-04 05:23:10 +07:00
|
|
|
}
|
|
|
|
|
KVM: PPC: Paravirtualize SPRG4-7, ESR, PIR, MASn
This allows additional registers to be accessed by the guest
in PR-mode KVM without trapping.
SPRG4-7 are readable from userspace. On booke, KVM will sync
these registers when it enters the guest, so that accesses from
guest userspace will work. The guest kernel, OTOH, must consistently
use either the real registers or the shared area between exits. This
also applies to the already-paravirted SPRG3.
On non-booke, it's not clear to what extent SPRG4-7 are supported
(they're not architected for book3s, but exist on at least some classic
chips). They are copied in the get/set regs ioctls, but I do not see any
non-booke emulation. I also do not see any syncing with real registers
(in PR-mode) including the user-readable SPRG3. This patch should not
make that situation any worse.
Signed-off-by: Scott Wood <scottwood@freescale.com>
Signed-off-by: Alexander Graf <agraf@suse.de>
Signed-off-by: Avi Kivity <avi@redhat.com>
2011-11-09 07:23:30 +07:00
|
|
|
static inline unsigned int get_tlb_nv_bit(const struct kvm_vcpu *vcpu)
|
2009-01-04 05:23:10 +07:00
|
|
|
{
|
KVM: PPC: Paravirtualize SPRG4-7, ESR, PIR, MASn
This allows additional registers to be accessed by the guest
in PR-mode KVM without trapping.
SPRG4-7 are readable from userspace. On booke, KVM will sync
these registers when it enters the guest, so that accesses from
guest userspace will work. The guest kernel, OTOH, must consistently
use either the real registers or the shared area between exits. This
also applies to the already-paravirted SPRG3.
On non-booke, it's not clear to what extent SPRG4-7 are supported
(they're not architected for book3s, but exist on at least some classic
chips). They are copied in the get/set regs ioctls, but I do not see any
non-booke emulation. I also do not see any syncing with real registers
(in PR-mode) including the user-readable SPRG3. This patch should not
make that situation any worse.
Signed-off-by: Scott Wood <scottwood@freescale.com>
Signed-off-by: Alexander Graf <agraf@suse.de>
Signed-off-by: Avi Kivity <avi@redhat.com>
2011-11-09 07:23:30 +07:00
|
|
|
return vcpu->arch.shared->mas0 & 0xfff;
|
2009-01-04 05:23:10 +07:00
|
|
|
}
|
|
|
|
|
KVM: PPC: Paravirtualize SPRG4-7, ESR, PIR, MASn
This allows additional registers to be accessed by the guest
in PR-mode KVM without trapping.
SPRG4-7 are readable from userspace. On booke, KVM will sync
these registers when it enters the guest, so that accesses from
guest userspace will work. The guest kernel, OTOH, must consistently
use either the real registers or the shared area between exits. This
also applies to the already-paravirted SPRG3.
On non-booke, it's not clear to what extent SPRG4-7 are supported
(they're not architected for book3s, but exist on at least some classic
chips). They are copied in the get/set regs ioctls, but I do not see any
non-booke emulation. I also do not see any syncing with real registers
(in PR-mode) including the user-readable SPRG3. This patch should not
make that situation any worse.
Signed-off-by: Scott Wood <scottwood@freescale.com>
Signed-off-by: Alexander Graf <agraf@suse.de>
Signed-off-by: Avi Kivity <avi@redhat.com>
2011-11-09 07:23:30 +07:00
|
|
|
static inline unsigned int get_tlb_esel_bit(const struct kvm_vcpu *vcpu)
|
2009-01-04 05:23:10 +07:00
|
|
|
{
|
KVM: PPC: Paravirtualize SPRG4-7, ESR, PIR, MASn
This allows additional registers to be accessed by the guest
in PR-mode KVM without trapping.
SPRG4-7 are readable from userspace. On booke, KVM will sync
these registers when it enters the guest, so that accesses from
guest userspace will work. The guest kernel, OTOH, must consistently
use either the real registers or the shared area between exits. This
also applies to the already-paravirted SPRG3.
On non-booke, it's not clear to what extent SPRG4-7 are supported
(they're not architected for book3s, but exist on at least some classic
chips). They are copied in the get/set regs ioctls, but I do not see any
non-booke emulation. I also do not see any syncing with real registers
(in PR-mode) including the user-readable SPRG3. This patch should not
make that situation any worse.
Signed-off-by: Scott Wood <scottwood@freescale.com>
Signed-off-by: Alexander Graf <agraf@suse.de>
Signed-off-by: Avi Kivity <avi@redhat.com>
2011-11-09 07:23:30 +07:00
|
|
|
return (vcpu->arch.shared->mas0 >> 16) & 0xfff;
|
2009-01-04 05:23:10 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline int tlbe_is_host_safe(const struct kvm_vcpu *vcpu,
|
2011-08-19 03:25:21 +07:00
|
|
|
const struct kvm_book3e_206_tlb_entry *tlbe)
|
2009-01-04 05:23:10 +07:00
|
|
|
{
|
|
|
|
gpa_t gpa;
|
|
|
|
|
|
|
|
if (!get_tlb_v(tlbe))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* Does it match current guest AS? */
|
|
|
|
/* XXX what about IS != DS? */
|
2010-07-29 19:47:43 +07:00
|
|
|
if (get_tlb_ts(tlbe) != !!(vcpu->arch.shared->msr & MSR_IS))
|
2009-01-04 05:23:10 +07:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
gpa = get_tlb_raddr(tlbe);
|
|
|
|
if (!gfn_to_memslot(vcpu->kvm, gpa >> PAGE_SHIFT))
|
|
|
|
/* Mapping is not for RAM. */
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* __KVM_E500_TLB_H__ */
|