2012-05-22 09:50:07 +07:00
|
|
|
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
|
|
|
|
|
2008-03-11 05:28:04 +07:00
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/mm.h>
|
|
|
|
#include <linux/smp.h>
|
2009-02-28 04:25:28 +07:00
|
|
|
#include <linux/prctl.h>
|
2008-03-11 05:28:04 +07:00
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/sched.h>
|
2008-04-25 22:39:01 +07:00
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/pm.h>
|
2008-06-10 00:15:00 +07:00
|
|
|
#include <linux/clockchips.h>
|
2009-05-12 09:05:28 +07:00
|
|
|
#include <linux/random.h>
|
2009-09-19 13:40:22 +07:00
|
|
|
#include <linux/user-return-notifier.h>
|
2009-12-08 15:29:42 +07:00
|
|
|
#include <linux/dmi.h>
|
|
|
|
#include <linux/utsname.h>
|
2012-03-26 04:00:04 +07:00
|
|
|
#include <linux/stackprotector.h>
|
|
|
|
#include <linux/tick.h>
|
|
|
|
#include <linux/cpuidle.h>
|
2009-09-17 21:11:28 +07:00
|
|
|
#include <trace/events/power.h>
|
2009-09-10 00:22:48 +07:00
|
|
|
#include <linux/hw_breakpoint.h>
|
2011-01-20 21:42:52 +07:00
|
|
|
#include <asm/cpu.h>
|
2008-11-11 20:33:44 +07:00
|
|
|
#include <asm/apic.h>
|
2009-04-11 01:33:10 +07:00
|
|
|
#include <asm/syscalls.h>
|
2009-02-28 04:25:28 +07:00
|
|
|
#include <asm/idle.h>
|
|
|
|
#include <asm/uaccess.h>
|
|
|
|
#include <asm/i387.h>
|
2012-02-22 04:19:22 +07:00
|
|
|
#include <asm/fpu-internal.h>
|
2009-06-02 01:14:55 +07:00
|
|
|
#include <asm/debugreg.h>
|
2012-03-26 04:00:04 +07:00
|
|
|
#include <asm/nmi.h>
|
|
|
|
|
2012-05-03 16:03:01 +07:00
|
|
|
/*
|
|
|
|
* per-CPU TSS segments. Threads are completely 'soft' on Linux,
|
|
|
|
* no more per-task TSS's. The TSS size is kept cacheline-aligned
|
|
|
|
* so they are allowed to end up in the .data..cacheline_aligned
|
|
|
|
* section. Since TSS's are completely CPU-local, we want them
|
|
|
|
* on exact cacheline boundaries, to eliminate cacheline ping-pong.
|
|
|
|
*/
|
|
|
|
DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss) = INIT_TSS;
|
|
|
|
|
2012-03-26 04:00:04 +07:00
|
|
|
#ifdef CONFIG_X86_64
|
|
|
|
static DEFINE_PER_CPU(unsigned char, is_idle);
|
|
|
|
static ATOMIC_NOTIFIER_HEAD(idle_notifier);
|
|
|
|
|
|
|
|
void idle_notifier_register(struct notifier_block *n)
|
|
|
|
{
|
|
|
|
atomic_notifier_chain_register(&idle_notifier, n);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(idle_notifier_register);
|
|
|
|
|
|
|
|
void idle_notifier_unregister(struct notifier_block *n)
|
|
|
|
{
|
|
|
|
atomic_notifier_chain_unregister(&idle_notifier, n);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(idle_notifier_unregister);
|
|
|
|
#endif
|
2008-06-24 16:58:53 +07:00
|
|
|
|
2008-03-11 05:28:05 +07:00
|
|
|
struct kmem_cache *task_xstate_cachep;
|
2010-05-17 16:22:23 +07:00
|
|
|
EXPORT_SYMBOL_GPL(task_xstate_cachep);
|
2008-03-11 05:28:04 +07:00
|
|
|
|
2012-05-17 05:03:51 +07:00
|
|
|
/*
|
|
|
|
* this gets called so that we can store lazy state into memory and copy the
|
|
|
|
* current task into the new thread.
|
|
|
|
*/
|
2008-03-11 05:28:04 +07:00
|
|
|
int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
|
|
|
|
{
|
2010-05-06 15:45:46 +07:00
|
|
|
int ret;
|
|
|
|
|
2008-03-11 05:28:04 +07:00
|
|
|
*dst = *src;
|
2010-05-06 15:45:46 +07:00
|
|
|
if (fpu_allocated(&src->thread.fpu)) {
|
|
|
|
memset(&dst->thread.fpu, 0, sizeof(dst->thread.fpu));
|
|
|
|
ret = fpu_alloc(&dst->thread.fpu);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2012-08-25 04:13:02 +07:00
|
|
|
fpu_copy(dst, src);
|
2008-03-11 05:28:05 +07:00
|
|
|
}
|
2008-03-11 05:28:04 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-03-11 05:28:05 +07:00
|
|
|
void free_thread_xstate(struct task_struct *tsk)
|
2008-03-11 05:28:04 +07:00
|
|
|
{
|
2010-05-06 15:45:46 +07:00
|
|
|
fpu_free(&tsk->thread.fpu);
|
2008-03-11 05:28:05 +07:00
|
|
|
}
|
|
|
|
|
2012-05-05 22:05:42 +07:00
|
|
|
void arch_release_task_struct(struct task_struct *tsk)
|
2008-03-11 05:28:05 +07:00
|
|
|
{
|
2012-05-05 22:05:42 +07:00
|
|
|
free_thread_xstate(tsk);
|
2008-03-11 05:28:04 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
void arch_task_cache_init(void)
|
|
|
|
{
|
|
|
|
task_xstate_cachep =
|
|
|
|
kmem_cache_create("task_xstate", xstate_size,
|
|
|
|
__alignof__(union thread_xstate),
|
kmemcheck: add mm functions
With kmemcheck enabled, the slab allocator needs to do this:
1. Tell kmemcheck to allocate the shadow memory which stores the status of
each byte in the allocation proper, e.g. whether it is initialized or
uninitialized.
2. Tell kmemcheck which parts of memory that should be marked uninitialized.
There are actually a few more states, such as "not yet allocated" and
"recently freed".
If a slab cache is set up using the SLAB_NOTRACK flag, it will never return
memory that can take page faults because of kmemcheck.
If a slab cache is NOT set up using the SLAB_NOTRACK flag, callers can still
request memory with the __GFP_NOTRACK flag. This does not prevent the page
faults from occuring, however, but marks the object in question as being
initialized so that no warnings will ever be produced for this object.
In addition to (and in contrast to) __GFP_NOTRACK, the
__GFP_NOTRACK_FALSE_POSITIVE flag indicates that the allocation should
not be tracked _because_ it would produce a false positive. Their values
are identical, but need not be so in the future (for example, we could now
enable/disable false positives with a config option).
Parts of this patch were contributed by Pekka Enberg but merged for
atomicity.
Signed-off-by: Vegard Nossum <vegard.nossum@gmail.com>
Signed-off-by: Pekka Enberg <penberg@cs.helsinki.fi>
Signed-off-by: Ingo Molnar <mingo@elte.hu>
[rebased for mainline inclusion]
Signed-off-by: Vegard Nossum <vegard.nossum@gmail.com>
2008-05-31 20:56:17 +07:00
|
|
|
SLAB_PANIC | SLAB_NOTRACK, NULL);
|
2008-03-11 05:28:04 +07:00
|
|
|
}
|
2008-04-25 22:39:01 +07:00
|
|
|
|
2009-02-28 04:25:28 +07:00
|
|
|
/*
|
|
|
|
* Free current thread data structures etc..
|
|
|
|
*/
|
|
|
|
void exit_thread(void)
|
|
|
|
{
|
|
|
|
struct task_struct *me = current;
|
|
|
|
struct thread_struct *t = &me->thread;
|
2009-03-16 19:07:21 +07:00
|
|
|
unsigned long *bp = t->io_bitmap_ptr;
|
2009-02-28 04:25:28 +07:00
|
|
|
|
2009-03-16 19:07:21 +07:00
|
|
|
if (bp) {
|
2009-02-28 04:25:28 +07:00
|
|
|
struct tss_struct *tss = &per_cpu(init_tss, get_cpu());
|
|
|
|
|
|
|
|
t->io_bitmap_ptr = NULL;
|
|
|
|
clear_thread_flag(TIF_IO_BITMAP);
|
|
|
|
/*
|
|
|
|
* Careful, clear this in the TSS too:
|
|
|
|
*/
|
|
|
|
memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
|
|
|
|
t->io_bitmap_max = 0;
|
|
|
|
put_cpu();
|
2009-03-16 19:07:21 +07:00
|
|
|
kfree(bp);
|
2009-02-28 04:25:28 +07:00
|
|
|
}
|
2012-05-17 05:03:54 +07:00
|
|
|
|
|
|
|
drop_fpu(me);
|
2009-02-28 04:25:28 +07:00
|
|
|
}
|
|
|
|
|
2009-12-08 15:29:42 +07:00
|
|
|
void show_regs_common(void)
|
|
|
|
{
|
2011-02-15 05:47:17 +07:00
|
|
|
const char *vendor, *product, *board;
|
2009-12-08 15:29:42 +07:00
|
|
|
|
2011-02-15 05:47:17 +07:00
|
|
|
vendor = dmi_get_system_info(DMI_SYS_VENDOR);
|
|
|
|
if (!vendor)
|
|
|
|
vendor = "";
|
2009-12-08 15:30:21 +07:00
|
|
|
product = dmi_get_system_info(DMI_PRODUCT_NAME);
|
|
|
|
if (!product)
|
|
|
|
product = "";
|
2009-12-08 15:29:42 +07:00
|
|
|
|
2011-02-15 05:47:17 +07:00
|
|
|
/* Board Name is optional */
|
|
|
|
board = dmi_get_system_info(DMI_BOARD_NAME);
|
|
|
|
|
2012-05-22 09:50:07 +07:00
|
|
|
printk(KERN_DEFAULT "Pid: %d, comm: %.20s %s %s %.*s %s %s%s%s\n",
|
|
|
|
current->pid, current->comm, print_tainted(),
|
|
|
|
init_utsname()->release,
|
|
|
|
(int)strcspn(init_utsname()->version, " "),
|
|
|
|
init_utsname()->version,
|
|
|
|
vendor, product,
|
|
|
|
board ? "/" : "",
|
|
|
|
board ? board : "");
|
2009-12-08 15:29:42 +07:00
|
|
|
}
|
|
|
|
|
2009-02-28 04:25:28 +07:00
|
|
|
void flush_thread(void)
|
|
|
|
{
|
|
|
|
struct task_struct *tsk = current;
|
|
|
|
|
2009-09-10 00:22:48 +07:00
|
|
|
flush_ptrace_hw_breakpoint(tsk);
|
2009-02-28 04:25:28 +07:00
|
|
|
memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
|
2012-08-25 04:13:02 +07:00
|
|
|
drop_init_fpu(tsk);
|
|
|
|
/*
|
|
|
|
* Free the FPU state for non xsave platforms. They get reallocated
|
|
|
|
* lazily at the first use.
|
|
|
|
*/
|
2012-09-07 04:58:52 +07:00
|
|
|
if (!use_eager_fpu())
|
2012-08-25 04:13:02 +07:00
|
|
|
free_thread_xstate(tsk);
|
2009-02-28 04:25:28 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static void hard_disable_TSC(void)
|
|
|
|
{
|
|
|
|
write_cr4(read_cr4() | X86_CR4_TSD);
|
|
|
|
}
|
|
|
|
|
|
|
|
void disable_TSC(void)
|
|
|
|
{
|
|
|
|
preempt_disable();
|
|
|
|
if (!test_and_set_thread_flag(TIF_NOTSC))
|
|
|
|
/*
|
|
|
|
* Must flip the CPU state synchronously with
|
|
|
|
* TIF_NOTSC in the current running context.
|
|
|
|
*/
|
|
|
|
hard_disable_TSC();
|
|
|
|
preempt_enable();
|
|
|
|
}
|
|
|
|
|
|
|
|
static void hard_enable_TSC(void)
|
|
|
|
{
|
|
|
|
write_cr4(read_cr4() & ~X86_CR4_TSD);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void enable_TSC(void)
|
|
|
|
{
|
|
|
|
preempt_disable();
|
|
|
|
if (test_and_clear_thread_flag(TIF_NOTSC))
|
|
|
|
/*
|
|
|
|
* Must flip the CPU state synchronously with
|
|
|
|
* TIF_NOTSC in the current running context.
|
|
|
|
*/
|
|
|
|
hard_enable_TSC();
|
|
|
|
preempt_enable();
|
|
|
|
}
|
|
|
|
|
|
|
|
int get_tsc_mode(unsigned long adr)
|
|
|
|
{
|
|
|
|
unsigned int val;
|
|
|
|
|
|
|
|
if (test_thread_flag(TIF_NOTSC))
|
|
|
|
val = PR_TSC_SIGSEGV;
|
|
|
|
else
|
|
|
|
val = PR_TSC_ENABLE;
|
|
|
|
|
|
|
|
return put_user(val, (unsigned int __user *)adr);
|
|
|
|
}
|
|
|
|
|
|
|
|
int set_tsc_mode(unsigned int val)
|
|
|
|
{
|
|
|
|
if (val == PR_TSC_SIGSEGV)
|
|
|
|
disable_TSC();
|
|
|
|
else if (val == PR_TSC_ENABLE)
|
|
|
|
enable_TSC();
|
|
|
|
else
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
|
|
|
|
struct tss_struct *tss)
|
|
|
|
{
|
|
|
|
struct thread_struct *prev, *next;
|
|
|
|
|
|
|
|
prev = &prev_p->thread;
|
|
|
|
next = &next_p->thread;
|
|
|
|
|
2010-03-25 20:51:51 +07:00
|
|
|
if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
|
|
|
|
test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
|
|
|
|
unsigned long debugctl = get_debugctlmsr();
|
|
|
|
|
|
|
|
debugctl &= ~DEBUGCTLMSR_BTF;
|
|
|
|
if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
|
|
|
|
debugctl |= DEBUGCTLMSR_BTF;
|
|
|
|
|
|
|
|
update_debugctlmsr(debugctl);
|
|
|
|
}
|
2009-02-28 04:25:28 +07:00
|
|
|
|
|
|
|
if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
|
|
|
|
test_tsk_thread_flag(next_p, TIF_NOTSC)) {
|
|
|
|
/* prev and next are different */
|
|
|
|
if (test_tsk_thread_flag(next_p, TIF_NOTSC))
|
|
|
|
hard_disable_TSC();
|
|
|
|
else
|
|
|
|
hard_enable_TSC();
|
|
|
|
}
|
|
|
|
|
|
|
|
if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
|
|
|
|
/*
|
|
|
|
* Copy the relevant range of the IO bitmap.
|
|
|
|
* Normally this is 128 bytes or less:
|
|
|
|
*/
|
|
|
|
memcpy(tss->io_bitmap, next->io_bitmap_ptr,
|
|
|
|
max(prev->io_bitmap_max, next->io_bitmap_max));
|
|
|
|
} else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
|
|
|
|
/*
|
|
|
|
* Clear any possible leftover bits:
|
|
|
|
*/
|
|
|
|
memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
|
|
|
|
}
|
2009-09-19 13:40:22 +07:00
|
|
|
propagate_user_return_notify(prev_p, next_p);
|
2009-02-28 04:25:28 +07:00
|
|
|
}
|
|
|
|
|
2008-06-09 23:35:28 +07:00
|
|
|
/*
|
|
|
|
* Idle related variables and functions
|
|
|
|
*/
|
2010-11-03 23:06:14 +07:00
|
|
|
unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
|
2008-06-09 23:35:28 +07:00
|
|
|
EXPORT_SYMBOL(boot_option_idle_override);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Powermanagement idle function, if any..
|
|
|
|
*/
|
|
|
|
void (*pm_idle)(void);
|
2011-06-15 02:45:10 +07:00
|
|
|
#ifdef CONFIG_APM_MODULE
|
2008-06-09 23:35:28 +07:00
|
|
|
EXPORT_SYMBOL(pm_idle);
|
2011-04-02 02:28:09 +07:00
|
|
|
#endif
|
2008-06-09 23:35:28 +07:00
|
|
|
|
2012-03-26 04:00:04 +07:00
|
|
|
#ifndef CONFIG_SMP
|
|
|
|
static inline void play_dead(void)
|
|
|
|
{
|
|
|
|
BUG();
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_X86_64
|
|
|
|
void enter_idle(void)
|
|
|
|
{
|
2012-05-11 14:35:27 +07:00
|
|
|
this_cpu_write(is_idle, 1);
|
2012-03-26 04:00:04 +07:00
|
|
|
atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit_idle(void)
|
|
|
|
{
|
|
|
|
if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
|
|
|
|
return;
|
|
|
|
atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Called from interrupts to signify idle end */
|
|
|
|
void exit_idle(void)
|
|
|
|
{
|
|
|
|
/* idle loop has pid 0 */
|
|
|
|
if (current->pid)
|
|
|
|
return;
|
|
|
|
__exit_idle();
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The idle thread. There's no useful work to be
|
|
|
|
* done, so just try to conserve power and have a
|
|
|
|
* low exit latency (ie sit in a loop waiting for
|
|
|
|
* somebody to say that they'd like to reschedule)
|
|
|
|
*/
|
|
|
|
void cpu_idle(void)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* If we're the non-boot CPU, nothing set the stack canary up
|
|
|
|
* for us. CPU0 already has it initialized but no harm in
|
|
|
|
* doing it again. This is a good place for updating it, as
|
|
|
|
* we wont ever return from this function (so the invalid
|
|
|
|
* canaries already on the stack wont ever trigger).
|
|
|
|
*/
|
|
|
|
boot_init_stack_canary();
|
|
|
|
current_thread_info()->status |= TS_POLLING;
|
|
|
|
|
|
|
|
while (1) {
|
|
|
|
tick_nohz_idle_enter();
|
|
|
|
|
|
|
|
while (!need_resched()) {
|
|
|
|
rmb();
|
|
|
|
|
|
|
|
if (cpu_is_offline(smp_processor_id()))
|
|
|
|
play_dead();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Idle routines should keep interrupts disabled
|
|
|
|
* from here on, until they go to idle.
|
|
|
|
* Otherwise, idle callbacks can misfire.
|
|
|
|
*/
|
|
|
|
local_touch_nmi();
|
|
|
|
local_irq_disable();
|
|
|
|
|
|
|
|
enter_idle();
|
|
|
|
|
|
|
|
/* Don't trace irqs off for idle */
|
|
|
|
stop_critical_timings();
|
|
|
|
|
|
|
|
/* enter_idle() needs rcu for notifiers */
|
|
|
|
rcu_idle_enter();
|
|
|
|
|
|
|
|
if (cpuidle_idle_call())
|
|
|
|
pm_idle();
|
|
|
|
|
|
|
|
rcu_idle_exit();
|
|
|
|
start_critical_timings();
|
|
|
|
|
|
|
|
/* In many cases the interrupt that ended idle
|
|
|
|
has already called exit_idle. But some idle
|
|
|
|
loops can be woken up without interrupt. */
|
|
|
|
__exit_idle();
|
|
|
|
}
|
|
|
|
|
|
|
|
tick_nohz_idle_exit();
|
|
|
|
preempt_enable_no_resched();
|
|
|
|
schedule();
|
|
|
|
preempt_disable();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-06-09 23:35:28 +07:00
|
|
|
/*
|
|
|
|
* We use this if we don't have any better
|
|
|
|
* idle routine..
|
|
|
|
*/
|
|
|
|
void default_idle(void)
|
|
|
|
{
|
2012-10-25 23:13:11 +07:00
|
|
|
trace_power_start_rcuidle(POWER_CSTATE, 1, smp_processor_id());
|
|
|
|
trace_cpu_idle_rcuidle(1, smp_processor_id());
|
|
|
|
current_thread_info()->status &= ~TS_POLLING;
|
|
|
|
/*
|
|
|
|
* TS_POLLING-cleared state must be visible before we
|
|
|
|
* test NEED_RESCHED:
|
|
|
|
*/
|
|
|
|
smp_mb();
|
2008-06-09 23:35:28 +07:00
|
|
|
|
2012-10-25 23:13:11 +07:00
|
|
|
if (!need_resched())
|
|
|
|
safe_halt(); /* enables interrupts racelessly */
|
|
|
|
else
|
2008-06-09 23:35:28 +07:00
|
|
|
local_irq_enable();
|
2012-10-25 23:13:11 +07:00
|
|
|
current_thread_info()->status |= TS_POLLING;
|
|
|
|
trace_power_end_rcuidle(smp_processor_id());
|
|
|
|
trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
|
2008-06-09 23:35:28 +07:00
|
|
|
}
|
2011-06-15 02:45:10 +07:00
|
|
|
#ifdef CONFIG_APM_MODULE
|
2008-06-09 23:35:28 +07:00
|
|
|
EXPORT_SYMBOL(default_idle);
|
|
|
|
#endif
|
|
|
|
|
2011-11-22 06:02:02 +07:00
|
|
|
bool set_pm_idle_to_default(void)
|
|
|
|
{
|
|
|
|
bool ret = !!pm_idle;
|
|
|
|
|
|
|
|
pm_idle = default_idle;
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
2008-11-11 20:33:44 +07:00
|
|
|
void stop_this_cpu(void *dummy)
|
|
|
|
{
|
|
|
|
local_irq_disable();
|
|
|
|
/*
|
|
|
|
* Remove this CPU:
|
|
|
|
*/
|
2009-03-13 11:19:54 +07:00
|
|
|
set_cpu_online(smp_processor_id(), false);
|
2008-11-11 20:33:44 +07:00
|
|
|
disable_local_APIC();
|
|
|
|
|
|
|
|
for (;;) {
|
|
|
|
if (hlt_works(smp_processor_id()))
|
|
|
|
halt();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-04-25 22:39:01 +07:00
|
|
|
/* Default MONITOR/MWAIT with no hints, used for default C1 state */
|
|
|
|
static void mwait_idle(void)
|
|
|
|
{
|
|
|
|
if (!need_resched()) {
|
2012-02-07 21:40:30 +07:00
|
|
|
trace_power_start_rcuidle(POWER_CSTATE, 1, smp_processor_id());
|
|
|
|
trace_cpu_idle_rcuidle(1, smp_processor_id());
|
2011-03-12 18:50:10 +07:00
|
|
|
if (this_cpu_has(X86_FEATURE_CLFLUSH_MONITOR))
|
2009-02-07 07:52:05 +07:00
|
|
|
clflush((void *)¤t_thread_info()->flags);
|
|
|
|
|
2008-04-25 22:39:01 +07:00
|
|
|
__monitor((void *)¤t_thread_info()->flags, 0, 0);
|
|
|
|
smp_mb();
|
|
|
|
if (!need_resched())
|
|
|
|
__sti_mwait(0, 0);
|
|
|
|
else
|
|
|
|
local_irq_enable();
|
2012-02-07 21:40:30 +07:00
|
|
|
trace_power_end_rcuidle(smp_processor_id());
|
|
|
|
trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
|
2008-04-25 22:39:01 +07:00
|
|
|
} else
|
|
|
|
local_irq_enable();
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* On SMP it's slightly faster (but much more power-consuming!)
|
|
|
|
* to poll the ->work.need_resched flag instead of waiting for the
|
|
|
|
* cross-CPU IPI to arrive. Use this option with caution.
|
|
|
|
*/
|
|
|
|
static void poll_idle(void)
|
|
|
|
{
|
2012-02-07 21:40:30 +07:00
|
|
|
trace_power_start_rcuidle(POWER_CSTATE, 0, smp_processor_id());
|
|
|
|
trace_cpu_idle_rcuidle(0, smp_processor_id());
|
2008-04-25 22:39:01 +07:00
|
|
|
local_irq_enable();
|
2008-08-27 21:35:06 +07:00
|
|
|
while (!need_resched())
|
|
|
|
cpu_relax();
|
2012-02-07 21:40:30 +07:00
|
|
|
trace_power_end_rcuidle(smp_processor_id());
|
|
|
|
trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
|
2008-04-25 22:39:01 +07:00
|
|
|
}
|
|
|
|
|
2008-05-17 03:55:26 +07:00
|
|
|
/*
|
|
|
|
* mwait selection logic:
|
|
|
|
*
|
|
|
|
* It depends on the CPU. For AMD CPUs that support MWAIT this is
|
|
|
|
* wrong. Family 0x10 and 0x11 CPUs will enter C1 on HLT. Powersavings
|
|
|
|
* then depend on a clock divisor and current Pstate of the core. If
|
|
|
|
* all cores of a processor are in halt state (C1) the processor can
|
|
|
|
* enter the C1E (C1 enhanced) state. If mwait is used this will never
|
|
|
|
* happen.
|
|
|
|
*
|
|
|
|
* idle=mwait overrides this decision and forces the usage of mwait.
|
|
|
|
*/
|
2008-06-09 23:04:27 +07:00
|
|
|
|
|
|
|
#define MWAIT_INFO 0x05
|
|
|
|
#define MWAIT_ECX_EXTENDED_INFO 0x01
|
|
|
|
#define MWAIT_EDX_C1 0xf0
|
|
|
|
|
2011-02-12 00:17:54 +07:00
|
|
|
int mwait_usable(const struct cpuinfo_x86 *c)
|
2008-05-17 03:55:26 +07:00
|
|
|
{
|
2008-06-09 23:04:27 +07:00
|
|
|
u32 eax, ebx, ecx, edx;
|
|
|
|
|
2012-04-30 13:56:56 +07:00
|
|
|
/* Use mwait if idle=mwait boot option is given */
|
2010-11-03 23:06:14 +07:00
|
|
|
if (boot_option_idle_override == IDLE_FORCE_MWAIT)
|
2008-05-17 03:55:26 +07:00
|
|
|
return 1;
|
|
|
|
|
2012-04-30 13:56:56 +07:00
|
|
|
/*
|
|
|
|
* Any idle= boot option other than idle=mwait means that we must not
|
|
|
|
* use mwait. Eg: idle=halt or idle=poll or idle=nomwait
|
|
|
|
*/
|
|
|
|
if (boot_option_idle_override != IDLE_NO_OVERRIDE)
|
|
|
|
return 0;
|
|
|
|
|
2008-06-09 23:04:27 +07:00
|
|
|
if (c->cpuid_level < MWAIT_INFO)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
cpuid(MWAIT_INFO, &eax, &ebx, &ecx, &edx);
|
|
|
|
/* Check, whether EDX has extended info about MWAIT */
|
|
|
|
if (!(ecx & MWAIT_ECX_EXTENDED_INFO))
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* edx enumeratios MONITOR/MWAIT extensions. Check, whether
|
|
|
|
* C1 supports MWAIT
|
|
|
|
*/
|
|
|
|
return (edx & MWAIT_EDX_C1);
|
2008-05-17 03:55:26 +07:00
|
|
|
}
|
|
|
|
|
2011-04-02 03:59:53 +07:00
|
|
|
bool amd_e400_c1e_detected;
|
|
|
|
EXPORT_SYMBOL(amd_e400_c1e_detected);
|
2008-06-10 00:15:00 +07:00
|
|
|
|
2011-04-02 03:59:53 +07:00
|
|
|
static cpumask_var_t amd_e400_c1e_mask;
|
2008-09-22 23:54:29 +07:00
|
|
|
|
2011-04-02 03:59:53 +07:00
|
|
|
void amd_e400_remove_cpu(int cpu)
|
2008-09-22 23:54:29 +07:00
|
|
|
{
|
2011-04-02 03:59:53 +07:00
|
|
|
if (amd_e400_c1e_mask != NULL)
|
|
|
|
cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
|
2008-09-22 23:54:29 +07:00
|
|
|
}
|
|
|
|
|
2008-06-10 00:15:00 +07:00
|
|
|
/*
|
2011-04-02 03:59:53 +07:00
|
|
|
* AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
|
2008-06-10 00:15:00 +07:00
|
|
|
* pending message MSR. If we detect C1E, then we handle it the same
|
|
|
|
* way as C3 power states (local apic timer and TSC stop)
|
|
|
|
*/
|
2011-04-02 03:59:53 +07:00
|
|
|
static void amd_e400_idle(void)
|
2008-06-10 00:15:00 +07:00
|
|
|
{
|
|
|
|
if (need_resched())
|
|
|
|
return;
|
|
|
|
|
2011-04-02 03:59:53 +07:00
|
|
|
if (!amd_e400_c1e_detected) {
|
2008-06-10 00:15:00 +07:00
|
|
|
u32 lo, hi;
|
|
|
|
|
|
|
|
rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
|
2010-07-27 23:53:35 +07:00
|
|
|
|
2008-06-10 00:15:00 +07:00
|
|
|
if (lo & K8_INTP_C1E_ACTIVE_MASK) {
|
2011-04-02 03:59:53 +07:00
|
|
|
amd_e400_c1e_detected = true;
|
2008-11-18 07:11:37 +07:00
|
|
|
if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
|
2008-09-19 02:12:10 +07:00
|
|
|
mark_tsc_unstable("TSC halt in AMD C1E");
|
2012-05-22 09:50:07 +07:00
|
|
|
pr_info("System has AMD C1E enabled\n");
|
2008-06-10 00:15:00 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-04-02 03:59:53 +07:00
|
|
|
if (amd_e400_c1e_detected) {
|
2008-06-10 00:15:00 +07:00
|
|
|
int cpu = smp_processor_id();
|
|
|
|
|
2011-04-02 03:59:53 +07:00
|
|
|
if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
|
|
|
|
cpumask_set_cpu(cpu, amd_e400_c1e_mask);
|
2008-06-17 14:12:03 +07:00
|
|
|
/*
|
2009-08-18 04:34:59 +07:00
|
|
|
* Force broadcast so ACPI can not interfere.
|
2008-06-17 14:12:03 +07:00
|
|
|
*/
|
2008-06-10 00:15:00 +07:00
|
|
|
clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
|
|
|
|
&cpu);
|
2012-05-22 09:50:07 +07:00
|
|
|
pr_info("Switch to broadcast mode on CPU%d\n", cpu);
|
2008-06-10 00:15:00 +07:00
|
|
|
}
|
|
|
|
clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
|
2008-06-17 14:12:03 +07:00
|
|
|
|
2008-06-10 00:15:00 +07:00
|
|
|
default_idle();
|
2008-06-17 14:12:03 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The switch back from broadcast mode needs to be
|
|
|
|
* called with interrupts disabled.
|
|
|
|
*/
|
|
|
|
local_irq_disable();
|
|
|
|
clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
|
|
|
|
local_irq_enable();
|
2008-06-10 00:15:00 +07:00
|
|
|
} else
|
|
|
|
default_idle();
|
|
|
|
}
|
|
|
|
|
2008-04-25 22:39:01 +07:00
|
|
|
void __cpuinit select_idle_routine(const struct cpuinfo_x86 *c)
|
|
|
|
{
|
2009-01-27 23:07:08 +07:00
|
|
|
#ifdef CONFIG_SMP
|
2008-04-25 22:39:01 +07:00
|
|
|
if (pm_idle == poll_idle && smp_num_siblings > 1) {
|
2012-05-22 09:50:07 +07:00
|
|
|
pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
|
2008-04-25 22:39:01 +07:00
|
|
|
}
|
|
|
|
#endif
|
2008-06-09 21:59:53 +07:00
|
|
|
if (pm_idle)
|
|
|
|
return;
|
|
|
|
|
2008-05-17 03:55:26 +07:00
|
|
|
if (cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)) {
|
2008-04-25 22:39:01 +07:00
|
|
|
/*
|
|
|
|
* One CPU supports mwait => All CPUs supports mwait
|
|
|
|
*/
|
2012-05-22 09:50:07 +07:00
|
|
|
pr_info("using mwait in idle threads\n");
|
2008-06-09 21:59:53 +07:00
|
|
|
pm_idle = mwait_idle;
|
2010-07-29 00:09:31 +07:00
|
|
|
} else if (cpu_has_amd_erratum(amd_erratum_400)) {
|
|
|
|
/* E400: APIC timer interrupt does not wake up CPU from C1e */
|
2012-05-22 09:50:07 +07:00
|
|
|
pr_info("using AMD E400 aware idle routine\n");
|
2011-04-02 03:59:53 +07:00
|
|
|
pm_idle = amd_e400_idle;
|
2008-06-09 21:59:53 +07:00
|
|
|
} else
|
|
|
|
pm_idle = default_idle;
|
2008-04-25 22:39:01 +07:00
|
|
|
}
|
|
|
|
|
2011-04-02 03:59:53 +07:00
|
|
|
void __init init_amd_e400_c1e_mask(void)
|
2009-03-17 11:20:34 +07:00
|
|
|
{
|
2011-04-02 03:59:53 +07:00
|
|
|
/* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
|
|
|
|
if (pm_idle == amd_e400_idle)
|
|
|
|
zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
|
2009-03-17 11:20:34 +07:00
|
|
|
}
|
|
|
|
|
2008-04-25 22:39:01 +07:00
|
|
|
static int __init idle_setup(char *str)
|
|
|
|
{
|
2008-07-05 18:53:36 +07:00
|
|
|
if (!str)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2008-04-25 22:39:01 +07:00
|
|
|
if (!strcmp(str, "poll")) {
|
2012-05-22 09:50:07 +07:00
|
|
|
pr_info("using polling idle threads\n");
|
2008-04-25 22:39:01 +07:00
|
|
|
pm_idle = poll_idle;
|
2010-11-03 23:06:14 +07:00
|
|
|
boot_option_idle_override = IDLE_POLL;
|
|
|
|
} else if (!strcmp(str, "mwait")) {
|
|
|
|
boot_option_idle_override = IDLE_FORCE_MWAIT;
|
2011-06-01 00:07:22 +07:00
|
|
|
WARN_ONCE(1, "\"idle=mwait\" will be removed in 2012\n");
|
2010-11-03 23:06:14 +07:00
|
|
|
} else if (!strcmp(str, "halt")) {
|
2008-06-24 16:58:53 +07:00
|
|
|
/*
|
|
|
|
* When the boot option of idle=halt is added, halt is
|
|
|
|
* forced to be used for CPU idle. In such case CPU C2/C3
|
|
|
|
* won't be used again.
|
|
|
|
* To continue to load the CPU idle driver, don't touch
|
|
|
|
* the boot_option_idle_override.
|
|
|
|
*/
|
|
|
|
pm_idle = default_idle;
|
2010-11-03 23:06:14 +07:00
|
|
|
boot_option_idle_override = IDLE_HALT;
|
2008-06-24 17:01:09 +07:00
|
|
|
} else if (!strcmp(str, "nomwait")) {
|
|
|
|
/*
|
|
|
|
* If the boot option of "idle=nomwait" is added,
|
|
|
|
* it means that mwait will be disabled for CPU C2/C3
|
|
|
|
* states. In such case it won't touch the variable
|
|
|
|
* of boot_option_idle_override.
|
|
|
|
*/
|
2010-11-03 23:06:14 +07:00
|
|
|
boot_option_idle_override = IDLE_NOMWAIT;
|
2008-06-24 16:58:53 +07:00
|
|
|
} else
|
2008-04-25 22:39:01 +07:00
|
|
|
return -1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
early_param("idle", idle_setup);
|
|
|
|
|
2009-05-12 09:05:28 +07:00
|
|
|
unsigned long arch_align_stack(unsigned long sp)
|
|
|
|
{
|
|
|
|
if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
|
|
|
|
sp -= get_random_int() % 8192;
|
|
|
|
return sp & ~0xf;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned long arch_randomize_brk(struct mm_struct *mm)
|
|
|
|
{
|
|
|
|
unsigned long range_end = mm->brk + 0x02000000;
|
|
|
|
return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
|
|
|
|
}
|
|
|
|
|