2005-09-26 13:04:21 +07:00
|
|
|
/*
|
|
|
|
* Declarations of procedures and variables shared between files
|
|
|
|
* in arch/ppc/mm/.
|
|
|
|
*
|
|
|
|
* Derived from arch/ppc/mm/init.c:
|
|
|
|
* Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
|
|
|
|
*
|
|
|
|
* Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
|
|
|
|
* and Cort Dougan (PReP) (cort@cs.nmt.edu)
|
|
|
|
* Copyright (C) 1996 Paul Mackerras
|
|
|
|
*
|
|
|
|
* Derived from "arch/i386/mm/init.c"
|
|
|
|
* Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version
|
|
|
|
* 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
*/
|
2007-04-24 10:09:12 +07:00
|
|
|
#include <linux/mm.h>
|
2005-09-26 13:04:21 +07:00
|
|
|
#include <asm/tlbflush.h>
|
|
|
|
#include <asm/mmu.h>
|
|
|
|
|
2008-12-19 02:13:42 +07:00
|
|
|
#ifdef CONFIG_PPC_MMU_NOHASH
|
|
|
|
|
|
|
|
/*
|
|
|
|
* On 40x and 8xx, we directly inline tlbia and tlbivax
|
|
|
|
*/
|
|
|
|
#if defined(CONFIG_40x) || defined(CONFIG_8xx)
|
|
|
|
static inline void _tlbil_all(void)
|
|
|
|
{
|
2009-01-07 00:56:51 +07:00
|
|
|
asm volatile ("sync; tlbia; isync" : : : "memory");
|
2008-12-19 02:13:42 +07:00
|
|
|
}
|
|
|
|
static inline void _tlbil_pid(unsigned int pid)
|
|
|
|
{
|
2009-01-07 00:56:51 +07:00
|
|
|
asm volatile ("sync; tlbia; isync" : : : "memory");
|
2008-12-19 02:13:42 +07:00
|
|
|
}
|
2009-07-24 06:15:24 +07:00
|
|
|
#define _tlbil_pid_noind(pid) _tlbil_pid(pid)
|
|
|
|
|
2008-12-19 02:13:42 +07:00
|
|
|
#else /* CONFIG_40x || CONFIG_8xx */
|
|
|
|
extern void _tlbil_all(void);
|
|
|
|
extern void _tlbil_pid(unsigned int pid);
|
2009-07-24 06:15:47 +07:00
|
|
|
#ifdef CONFIG_PPC_BOOK3E
|
|
|
|
extern void _tlbil_pid_noind(unsigned int pid);
|
|
|
|
#else
|
2009-07-24 06:15:24 +07:00
|
|
|
#define _tlbil_pid_noind(pid) _tlbil_pid(pid)
|
2009-07-24 06:15:47 +07:00
|
|
|
#endif
|
2008-12-19 02:13:42 +07:00
|
|
|
#endif /* !(CONFIG_40x || CONFIG_8xx) */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* On 8xx, we directly inline tlbie, on others, it's extern
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_8xx
|
2009-07-24 06:15:24 +07:00
|
|
|
static inline void _tlbil_va(unsigned long address, unsigned int pid,
|
|
|
|
unsigned int tsize, unsigned int ind)
|
2008-12-19 02:13:42 +07:00
|
|
|
{
|
2009-01-07 00:56:51 +07:00
|
|
|
asm volatile ("tlbie %0; sync" : : "r" (address) : "memory");
|
2008-12-19 02:13:42 +07:00
|
|
|
}
|
2009-07-24 06:15:47 +07:00
|
|
|
#elif defined(CONFIG_PPC_BOOK3E)
|
|
|
|
extern void _tlbil_va(unsigned long address, unsigned int pid,
|
|
|
|
unsigned int tsize, unsigned int ind);
|
|
|
|
#else
|
2009-07-24 06:15:24 +07:00
|
|
|
extern void __tlbil_va(unsigned long address, unsigned int pid);
|
|
|
|
static inline void _tlbil_va(unsigned long address, unsigned int pid,
|
|
|
|
unsigned int tsize, unsigned int ind)
|
|
|
|
{
|
|
|
|
__tlbil_va(address, pid);
|
|
|
|
}
|
2014-09-27 00:49:12 +07:00
|
|
|
#endif /* CONFIG_8xx */
|
2008-12-19 02:13:42 +07:00
|
|
|
|
2010-03-05 17:43:12 +07:00
|
|
|
#if defined(CONFIG_PPC_BOOK3E) || defined(CONFIG_PPC_47x)
|
2009-07-24 06:15:47 +07:00
|
|
|
extern void _tlbivax_bcast(unsigned long address, unsigned int pid,
|
|
|
|
unsigned int tsize, unsigned int ind);
|
|
|
|
#else
|
2009-07-24 06:15:24 +07:00
|
|
|
static inline void _tlbivax_bcast(unsigned long address, unsigned int pid,
|
|
|
|
unsigned int tsize, unsigned int ind)
|
2008-12-19 02:13:42 +07:00
|
|
|
{
|
|
|
|
BUG();
|
|
|
|
}
|
2009-07-24 06:15:47 +07:00
|
|
|
#endif
|
2008-12-19 02:13:42 +07:00
|
|
|
|
|
|
|
#else /* CONFIG_PPC_MMU_NOHASH */
|
|
|
|
|
2007-04-12 12:30:22 +07:00
|
|
|
extern void hash_preload(struct mm_struct *mm, unsigned long ea,
|
|
|
|
unsigned long access, unsigned long trap);
|
|
|
|
|
|
|
|
|
2008-12-19 02:13:42 +07:00
|
|
|
extern void _tlbie(unsigned long address);
|
|
|
|
extern void _tlbia(void);
|
|
|
|
|
|
|
|
#endif /* CONFIG_PPC_MMU_NOHASH */
|
|
|
|
|
2005-10-10 18:58:35 +07:00
|
|
|
#ifdef CONFIG_PPC32
|
2008-12-09 10:34:55 +07:00
|
|
|
|
2005-09-26 13:04:21 +07:00
|
|
|
extern void mapin_ram(void);
|
|
|
|
extern int map_page(unsigned long va, phys_addr_t pa, int flags);
|
2008-06-14 06:41:42 +07:00
|
|
|
extern void setbat(int index, unsigned long virt, phys_addr_t phys,
|
2015-03-25 16:11:55 +07:00
|
|
|
unsigned int size, pgprot_t prot);
|
2005-09-26 13:04:21 +07:00
|
|
|
|
|
|
|
extern int __map_without_bats;
|
2009-12-12 13:31:54 +07:00
|
|
|
extern int __allow_ioremap_reserved;
|
2005-09-26 13:04:21 +07:00
|
|
|
extern unsigned int rtas_data, rtas_size;
|
|
|
|
|
2007-06-13 11:52:56 +07:00
|
|
|
struct hash_pte;
|
|
|
|
extern struct hash_pte *Hash, *Hash_end;
|
2005-09-26 13:04:21 +07:00
|
|
|
extern unsigned long Hash_size, Hash_mask;
|
2009-07-24 06:15:58 +07:00
|
|
|
|
|
|
|
#endif /* CONFIG_PPC32 */
|
|
|
|
|
2005-11-16 11:43:48 +07:00
|
|
|
extern unsigned long ioremap_bot;
|
2005-10-10 18:58:35 +07:00
|
|
|
extern unsigned long __max_low_memory;
|
2008-04-16 02:52:25 +07:00
|
|
|
extern phys_addr_t __initial_memory_limit_addr;
|
2008-07-09 22:09:23 +07:00
|
|
|
extern phys_addr_t total_memory;
|
|
|
|
extern phys_addr_t total_lowmem;
|
2008-04-16 02:52:21 +07:00
|
|
|
extern phys_addr_t memstart_addr;
|
2008-04-16 02:52:22 +07:00
|
|
|
extern phys_addr_t lowmem_end_addr;
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2009-12-12 13:31:53 +07:00
|
|
|
#ifdef CONFIG_WII
|
|
|
|
extern unsigned long wii_hole_start;
|
|
|
|
extern unsigned long wii_hole_size;
|
|
|
|
|
|
|
|
extern unsigned long wii_mmu_mapin_mem2(unsigned long top);
|
|
|
|
extern void wii_memory_fixups(void);
|
|
|
|
#endif
|
|
|
|
|
2005-09-26 13:04:21 +07:00
|
|
|
/* ...and now those things that may be slightly different between processor
|
|
|
|
* architectures. -- Dan
|
|
|
|
*/
|
powerpc/8xx: Map linear kernel RAM with 8M pages
On a live running system (VoIP gateway for Air Trafic Control), over
a 10 minutes period (with 277s idle), we get 87 millions DTLB misses
and approximatly 35 secondes are spent in DTLB handler.
This represents 5.8% of the overall time and even 10.8% of the
non-idle time.
Among those 87 millions DTLB misses, 15% are on user addresses and
85% are on kernel addresses. And within the kernel addresses, 93%
are on addresses from the linear address space and only 7% are on
addresses from the virtual address space.
MPC8xx has no BATs but it has 8Mb page size. This patch implements
mapping of kernel RAM using 8Mb pages, on the same model as what is
done on the 40x.
In 4k pages mode, each PGD entry maps a 4Mb area: we map every two
entries to the same 8Mb physical page. In each second entry, we add
4Mb to the page physical address to ease life of the FixupDAR
routine. This is just ignored by HW.
In 16k pages mode, each PGD entry maps a 64Mb area: each PGD entry
will point to the first page of the area. The DTLB handler adds
the 3 bits from EPN to map the correct page.
With this patch applied, we now get only 13 millions TLB misses
during the 10 minutes period. The idle time has increased to 313s
and the overall time spent in DTLB miss handler is 6.3s, which
represents 1% of the overall time and 2.2% of non-idle time.
Signed-off-by: Christophe Leroy <christophe.leroy@c-s.fr>
Signed-off-by: Scott Wood <oss@buserror.net>
2016-02-09 23:07:50 +07:00
|
|
|
#ifdef CONFIG_PPC32
|
2005-09-26 13:04:21 +07:00
|
|
|
extern void MMU_init_hw(void);
|
2009-12-14 23:04:24 +07:00
|
|
|
extern unsigned long mmu_mapin_ram(unsigned long top);
|
powerpc/8xx: Map linear kernel RAM with 8M pages
On a live running system (VoIP gateway for Air Trafic Control), over
a 10 minutes period (with 277s idle), we get 87 millions DTLB misses
and approximatly 35 secondes are spent in DTLB handler.
This represents 5.8% of the overall time and even 10.8% of the
non-idle time.
Among those 87 millions DTLB misses, 15% are on user addresses and
85% are on kernel addresses. And within the kernel addresses, 93%
are on addresses from the linear address space and only 7% are on
addresses from the virtual address space.
MPC8xx has no BATs but it has 8Mb page size. This patch implements
mapping of kernel RAM using 8Mb pages, on the same model as what is
done on the 40x.
In 4k pages mode, each PGD entry maps a 4Mb area: we map every two
entries to the same 8Mb physical page. In each second entry, we add
4Mb to the page physical address to ease life of the FixupDAR
routine. This is just ignored by HW.
In 16k pages mode, each PGD entry maps a 64Mb area: each PGD entry
will point to the first page of the area. The DTLB handler adds
the 3 bits from EPN to map the correct page.
With this patch applied, we now get only 13 millions TLB misses
during the 10 minutes period. The idle time has increased to 313s
and the overall time spent in DTLB miss handler is 6.3s, which
represents 1% of the overall time and 2.2% of non-idle time.
Signed-off-by: Christophe Leroy <christophe.leroy@c-s.fr>
Signed-off-by: Scott Wood <oss@buserror.net>
2016-02-09 23:07:50 +07:00
|
|
|
#endif
|
2005-09-26 13:04:21 +07:00
|
|
|
|
powerpc/8xx: Map linear kernel RAM with 8M pages
On a live running system (VoIP gateway for Air Trafic Control), over
a 10 minutes period (with 277s idle), we get 87 millions DTLB misses
and approximatly 35 secondes are spent in DTLB handler.
This represents 5.8% of the overall time and even 10.8% of the
non-idle time.
Among those 87 millions DTLB misses, 15% are on user addresses and
85% are on kernel addresses. And within the kernel addresses, 93%
are on addresses from the linear address space and only 7% are on
addresses from the virtual address space.
MPC8xx has no BATs but it has 8Mb page size. This patch implements
mapping of kernel RAM using 8Mb pages, on the same model as what is
done on the 40x.
In 4k pages mode, each PGD entry maps a 4Mb area: we map every two
entries to the same 8Mb physical page. In each second entry, we add
4Mb to the page physical address to ease life of the FixupDAR
routine. This is just ignored by HW.
In 16k pages mode, each PGD entry maps a 64Mb area: each PGD entry
will point to the first page of the area. The DTLB handler adds
the 3 bits from EPN to map the correct page.
With this patch applied, we now get only 13 millions TLB misses
during the 10 minutes period. The idle time has increased to 313s
and the overall time spent in DTLB miss handler is 6.3s, which
represents 1% of the overall time and 2.2% of non-idle time.
Signed-off-by: Christophe Leroy <christophe.leroy@c-s.fr>
Signed-off-by: Scott Wood <oss@buserror.net>
2016-02-09 23:07:50 +07:00
|
|
|
#ifdef CONFIG_PPC_FSL_BOOK3E
|
2015-10-07 10:48:10 +07:00
|
|
|
extern unsigned long map_mem_in_cams(unsigned long ram, int max_cam_idx,
|
|
|
|
bool dryrun);
|
2011-09-16 22:39:59 +07:00
|
|
|
extern unsigned long calc_cam_sz(unsigned long ram, unsigned long virt,
|
|
|
|
phys_addr_t phys);
|
2009-10-17 06:48:40 +07:00
|
|
|
#ifdef CONFIG_PPC32
|
2005-09-26 13:04:21 +07:00
|
|
|
extern void adjust_total_lowmem(void);
|
2013-12-24 14:12:07 +07:00
|
|
|
extern int switch_to_as1(void);
|
2013-12-24 14:12:11 +07:00
|
|
|
extern void restore_to_as0(int esel, int offset, void *dt_ptr, int bootcpu);
|
2009-10-17 06:48:40 +07:00
|
|
|
#endif
|
2010-05-14 02:38:21 +07:00
|
|
|
extern void loadcam_entry(unsigned int index);
|
2015-10-07 10:48:09 +07:00
|
|
|
extern void loadcam_multi(int first_idx, int num, int tmp_idx);
|
2010-05-14 02:38:21 +07:00
|
|
|
|
|
|
|
struct tlbcam {
|
|
|
|
u32 MAS0;
|
|
|
|
u32 MAS1;
|
|
|
|
unsigned long MAS2;
|
|
|
|
u32 MAS3;
|
|
|
|
u32 MAS7;
|
|
|
|
};
|
2005-09-26 13:04:21 +07:00
|
|
|
#endif
|
2016-02-09 23:07:58 +07:00
|
|
|
|
|
|
|
#if defined(CONFIG_6xx) || defined(CONFIG_FSL_BOOKE)
|
|
|
|
/* 6xx have BATS */
|
|
|
|
/* FSL_BOOKE have TLBCAM */
|
|
|
|
phys_addr_t v_block_mapped(unsigned long va);
|
|
|
|
unsigned long p_block_mapped(phys_addr_t pa);
|
|
|
|
#else
|
|
|
|
static inline phys_addr_t v_block_mapped(unsigned long va) { return 0; }
|
|
|
|
static inline unsigned long p_block_mapped(phys_addr_t pa) { return 0; }
|
|
|
|
#endif
|