2005-04-17 05:20:36 +07:00
|
|
|
/* $Id: head.S,v 1.7 2003/09/01 17:58:19 lethal Exp $
|
|
|
|
*
|
|
|
|
* arch/sh/kernel/head.S
|
|
|
|
*
|
|
|
|
* Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
|
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU General Public
|
|
|
|
* License. See the file "COPYING" in the main directory of this archive
|
|
|
|
* for more details.
|
|
|
|
*
|
|
|
|
* Head.S contains the SH exception handlers and startup code.
|
|
|
|
*/
|
|
|
|
#include <linux/linkage.h>
|
2006-09-27 16:20:16 +07:00
|
|
|
#include <asm/thread_info.h>
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2006-09-27 13:00:04 +07:00
|
|
|
#ifdef CONFIG_CPU_SH4A
|
|
|
|
#define SYNCO() synco
|
|
|
|
|
|
|
|
#define PREFI(label, reg) \
|
|
|
|
mov.l label, reg; \
|
|
|
|
prefi @reg
|
|
|
|
#else
|
|
|
|
#define SYNCO()
|
|
|
|
#define PREFI(label, reg)
|
|
|
|
#endif
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
.section .empty_zero_page, "aw"
|
|
|
|
ENTRY(empty_zero_page)
|
|
|
|
.long 1 /* MOUNT_ROOT_RDONLY */
|
|
|
|
.long 0 /* RAMDISK_FLAGS */
|
|
|
|
.long 0x0200 /* ORIG_ROOT_DEV */
|
|
|
|
.long 1 /* LOADER_TYPE */
|
|
|
|
.long 0x00360000 /* INITRD_START */
|
|
|
|
.long 0x000a0000 /* INITRD_SIZE */
|
|
|
|
.long 0
|
2006-12-12 06:53:29 +07:00
|
|
|
1:
|
|
|
|
.skip PAGE_SIZE - empty_zero_page - 1b
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2007-07-20 15:40:03 +07:00
|
|
|
.section .text.head, "ax"
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/*
|
|
|
|
* Condition at the entry of _stext:
|
|
|
|
*
|
|
|
|
* BSC has already been initialized.
|
|
|
|
* INTC may or may not be initialized.
|
|
|
|
* VBR may or may not be initialized.
|
|
|
|
* MMU may or may not be initialized.
|
|
|
|
* Cache may or may not be initialized.
|
|
|
|
* Hardware (including on-chip modules) may or may not be initialized.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
ENTRY(_stext)
|
|
|
|
! Initialize Status Register
|
|
|
|
mov.l 1f, r0 ! MD=1, RB=0, BL=0, IMASK=0xF
|
|
|
|
ldc r0, sr
|
|
|
|
! Initialize global interrupt mask
|
|
|
|
mov #0, r0
|
2006-11-05 14:15:19 +07:00
|
|
|
#ifdef CONFIG_CPU_HAS_SR_RB
|
2005-04-17 05:20:36 +07:00
|
|
|
ldc r0, r6_bank
|
2006-11-05 14:15:19 +07:00
|
|
|
#endif
|
|
|
|
|
2006-09-27 13:00:04 +07:00
|
|
|
/*
|
|
|
|
* Prefetch if possible to reduce cache miss penalty.
|
|
|
|
*
|
|
|
|
* We do this early on for SH-4A as a micro-optimization,
|
|
|
|
* as later on we will have speculative execution enabled
|
|
|
|
* and this will become less of an issue.
|
|
|
|
*/
|
|
|
|
PREFI(5f, r0)
|
|
|
|
PREFI(6f, r0)
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
!
|
|
|
|
mov.l 2f, r0
|
|
|
|
mov r0, r15 ! Set initial r15 (stack pointer)
|
2006-11-27 10:06:26 +07:00
|
|
|
mov #(THREAD_SIZE >> 10), r1
|
2006-09-27 16:22:14 +07:00
|
|
|
shll8 r1 ! r1 = THREAD_SIZE
|
2006-11-27 10:06:26 +07:00
|
|
|
shll2 r1
|
2005-04-17 05:20:36 +07:00
|
|
|
sub r1, r0 !
|
2006-11-05 14:15:19 +07:00
|
|
|
#ifdef CONFIG_CPU_HAS_SR_RB
|
2005-04-17 05:20:36 +07:00
|
|
|
ldc r0, r7_bank ! ... and initial thread_info
|
2006-11-05 14:15:19 +07:00
|
|
|
#endif
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
! Clear BSS area
|
|
|
|
mov.l 3f, r1
|
|
|
|
add #4, r1
|
|
|
|
mov.l 4f, r2
|
|
|
|
mov #0, r0
|
|
|
|
9: cmp/hs r2, r1
|
|
|
|
bf/s 9b ! while (r1 < r2)
|
|
|
|
mov.l r0,@-r2
|
2006-09-27 13:00:04 +07:00
|
|
|
|
|
|
|
! Additional CPU initialization
|
|
|
|
mov.l 6f, r0
|
|
|
|
jsr @r0
|
|
|
|
nop
|
|
|
|
|
|
|
|
SYNCO() ! Wait for pending instructions..
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
! Start kernel
|
|
|
|
mov.l 5f, r0
|
|
|
|
jmp @r0
|
|
|
|
nop
|
|
|
|
|
|
|
|
.balign 4
|
2006-11-05 14:15:19 +07:00
|
|
|
#if defined(CONFIG_CPU_SH2)
|
|
|
|
1: .long 0x000000F0 ! IMASK=0xF
|
|
|
|
#else
|
2005-04-17 05:20:36 +07:00
|
|
|
1: .long 0x400080F0 ! MD=1, RB=0, BL=0, FD=1, IMASK=0xF
|
2006-11-05 14:15:19 +07:00
|
|
|
#endif
|
2006-09-27 16:20:16 +07:00
|
|
|
2: .long init_thread_union+THREAD_SIZE
|
2005-04-17 05:20:36 +07:00
|
|
|
3: .long __bss_start
|
|
|
|
4: .long _end
|
|
|
|
5: .long start_kernel
|
|
|
|
6: .long sh_cpu_init
|