2006-08-30 05:12:40 +07:00
|
|
|
/*
|
|
|
|
* pata_efar.c - EFAR PIIX clone controller driver
|
|
|
|
*
|
2008-10-27 22:09:10 +07:00
|
|
|
* (C) 2005 Red Hat
|
2010-01-19 00:16:03 +07:00
|
|
|
* (C) 2009-2010 Bartlomiej Zolnierkiewicz
|
2006-08-30 05:12:40 +07:00
|
|
|
*
|
|
|
|
* Some parts based on ata_piix.c by Jeff Garzik and others.
|
|
|
|
*
|
|
|
|
* The EFAR is a PIIX4 clone with UDMA66 support. Unlike the later
|
|
|
|
* Intel ICH controllers the EFAR widened the UDMA mode register bits
|
|
|
|
* and doesn't require the funky clock selection.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/blkdev.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/device.h>
|
|
|
|
#include <scsi/scsi_host.h>
|
|
|
|
#include <linux/libata.h>
|
|
|
|
#include <linux/ata.h>
|
|
|
|
|
|
|
|
#define DRV_NAME "pata_efar"
|
2009-06-02 02:42:10 +07:00
|
|
|
#define DRV_VERSION "0.4.5"
|
2006-08-30 05:12:40 +07:00
|
|
|
|
|
|
|
/**
|
2007-03-09 02:33:29 +07:00
|
|
|
* efar_pre_reset - Enable bits
|
2007-08-06 16:36:23 +07:00
|
|
|
* @link: ATA link
|
libata: add deadline support to prereset and reset methods
Add @deadline to prereset and reset methods and make them honor it.
ata_wait_ready() which directly takes @deadline is implemented to be
used as the wait function. This patch is in preparation for EH timing
improvements.
* ata_wait_ready() never does busy sleep. It's only used from EH and
no wait in EH is that urgent. This function also prints 'be
patient' message automatically after 5 secs of waiting if more than
3 secs is remaining till deadline.
* ata_bus_post_reset() now fails with error code if any of its wait
fails. This is important because earlier reset tries will have
shorter timeout than the spec requires. If a device fails to
respond before the short timeout, reset should be retried with
longer timeout rather than silently ignoring the device.
There are three behavior differences.
1. Timeout is applied to both devices at once, not separately. This
is more consistent with what the spec says.
2. When a device passes devchk but fails to become ready before
deadline. Previouly, post_reset would just succeed and let
device classification remove the device. New code fails the
reset thus causing reset retry. After a few times, EH will give
up disabling the port.
3. When slave device passes devchk but fails to become accessible
(TF-wise) after reset. Original code disables dev1 after 30s
timeout and continues as if the device doesn't exist, while the
patched code fails reset. When this happens, new code fails
reset on whole port rather than proceeding with only the primary
device.
If the failing device is suffering transient problems, new code
retries reset which is a better behavior. If the failing device is
actually broken, the net effect is identical to it, but not to the
other device sharing the channel. In the previous code, reset would
have succeeded after 30s thus detecting the working one. In the new
code, reset fails and whole port gets disabled. IMO, it's a
pathological case anyway (broken device sharing bus with working
one) and doesn't really matter.
* ata_bus_softreset() is changed to return error code from
ata_bus_post_reset(). It used to return 0 unconditionally.
* Spin up waiting is to be removed and not converted to honor
deadline.
* To be on the safe side, deadline is set to 40s for the time being.
Signed-off-by: Tejun Heo <htejun@gmail.com>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
2007-02-02 14:50:52 +07:00
|
|
|
* @deadline: deadline jiffies for the operation
|
2006-08-30 05:12:40 +07:00
|
|
|
*
|
|
|
|
* Perform cable detection for the EFAR ATA interface. This is
|
|
|
|
* different to the PIIX arrangement
|
|
|
|
*/
|
|
|
|
|
2007-08-06 16:36:23 +07:00
|
|
|
static int efar_pre_reset(struct ata_link *link, unsigned long deadline)
|
2006-08-30 05:12:40 +07:00
|
|
|
{
|
|
|
|
static const struct pci_bits efar_enable_bits[] = {
|
|
|
|
{ 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
|
|
|
|
{ 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
|
|
|
|
};
|
2007-08-06 16:36:23 +07:00
|
|
|
struct ata_port *ap = link->ap;
|
2006-08-30 05:12:40 +07:00
|
|
|
struct pci_dev *pdev = to_pci_dev(ap->host->dev);
|
|
|
|
|
2006-09-26 23:53:38 +07:00
|
|
|
if (!pci_test_config_bits(pdev, &efar_enable_bits[ap->port_no]))
|
|
|
|
return -ENOENT;
|
|
|
|
|
2008-04-07 20:47:16 +07:00
|
|
|
return ata_sff_prereset(link, deadline);
|
2006-08-30 05:12:40 +07:00
|
|
|
}
|
|
|
|
|
2007-03-09 02:33:29 +07:00
|
|
|
/**
|
|
|
|
* efar_cable_detect - check for 40/80 pin
|
|
|
|
* @ap: Port
|
|
|
|
*
|
|
|
|
* Perform cable detection for the EFAR ATA interface. This is
|
|
|
|
* different to the PIIX arrangement
|
|
|
|
*/
|
|
|
|
|
|
|
|
static int efar_cable_detect(struct ata_port *ap)
|
|
|
|
{
|
|
|
|
struct pci_dev *pdev = to_pci_dev(ap->host->dev);
|
|
|
|
u8 tmp;
|
|
|
|
|
|
|
|
pci_read_config_byte(pdev, 0x47, &tmp);
|
|
|
|
if (tmp & (2 >> ap->port_no))
|
|
|
|
return ATA_CBL_PATA40;
|
|
|
|
return ATA_CBL_PATA80;
|
|
|
|
}
|
|
|
|
|
2010-02-17 20:16:58 +07:00
|
|
|
static DEFINE_SPINLOCK(efar_lock);
|
|
|
|
|
2006-08-30 05:12:40 +07:00
|
|
|
/**
|
|
|
|
* efar_set_piomode - Initialize host controller PATA PIO timings
|
|
|
|
* @ap: Port whose timings we are configuring
|
|
|
|
* @adev: um
|
|
|
|
*
|
|
|
|
* Set PIO mode for device, in host controller PCI config space.
|
|
|
|
*
|
|
|
|
* LOCKING:
|
|
|
|
* None (inherited from caller).
|
|
|
|
*/
|
|
|
|
|
|
|
|
static void efar_set_piomode (struct ata_port *ap, struct ata_device *adev)
|
|
|
|
{
|
|
|
|
unsigned int pio = adev->pio_mode - XFER_PIO_0;
|
|
|
|
struct pci_dev *dev = to_pci_dev(ap->host->dev);
|
|
|
|
unsigned int idetm_port= ap->port_no ? 0x42 : 0x40;
|
2010-02-17 20:16:58 +07:00
|
|
|
unsigned long flags;
|
2006-08-30 05:12:40 +07:00
|
|
|
u16 idetm_data;
|
2010-02-17 20:16:58 +07:00
|
|
|
u8 udma_enable;
|
2006-08-30 05:12:40 +07:00
|
|
|
int control = 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* See Intel Document 298600-004 for the timing programing rules
|
|
|
|
* for PIIX/ICH. The EFAR is a clone so very similar
|
|
|
|
*/
|
|
|
|
|
|
|
|
static const /* ISP RTC */
|
|
|
|
u8 timings[][2] = { { 0, 0 },
|
|
|
|
{ 0, 0 },
|
|
|
|
{ 1, 0 },
|
|
|
|
{ 2, 1 },
|
|
|
|
{ 2, 3 }, };
|
|
|
|
|
2009-06-02 02:42:10 +07:00
|
|
|
if (pio > 1)
|
|
|
|
control |= 1; /* TIME */
|
2006-08-30 05:12:40 +07:00
|
|
|
if (ata_pio_need_iordy(adev)) /* PIO 3/4 require IORDY */
|
2009-06-02 02:42:10 +07:00
|
|
|
control |= 2; /* IE */
|
|
|
|
/* Intel specifies that the prefetch/posting is for disk only */
|
2006-08-30 05:12:40 +07:00
|
|
|
if (adev->class == ATA_DEV_ATA)
|
2009-06-02 02:42:10 +07:00
|
|
|
control |= 4; /* PPE */
|
2006-08-30 05:12:40 +07:00
|
|
|
|
2010-02-17 20:16:58 +07:00
|
|
|
spin_lock_irqsave(&efar_lock, flags);
|
|
|
|
|
2006-08-30 05:12:40 +07:00
|
|
|
pci_read_config_word(dev, idetm_port, &idetm_data);
|
|
|
|
|
2009-06-02 02:42:10 +07:00
|
|
|
/* Set PPE, IE, and TIME as appropriate */
|
2006-08-30 05:12:40 +07:00
|
|
|
if (adev->devno == 0) {
|
|
|
|
idetm_data &= 0xCCF0;
|
|
|
|
idetm_data |= control;
|
|
|
|
idetm_data |= (timings[pio][0] << 12) |
|
|
|
|
(timings[pio][1] << 8);
|
|
|
|
} else {
|
|
|
|
int shift = 4 * ap->port_no;
|
|
|
|
u8 slave_data;
|
|
|
|
|
2009-12-04 02:32:08 +07:00
|
|
|
idetm_data &= 0xFF0F;
|
2006-08-30 05:12:40 +07:00
|
|
|
idetm_data |= (control << 4);
|
|
|
|
|
2008-02-03 22:08:11 +07:00
|
|
|
/* Slave timing in separate register */
|
2006-08-30 05:12:40 +07:00
|
|
|
pci_read_config_byte(dev, 0x44, &slave_data);
|
2009-12-04 02:32:08 +07:00
|
|
|
slave_data &= ap->port_no ? 0x0F : 0xF0;
|
2006-08-30 05:12:40 +07:00
|
|
|
slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << shift;
|
|
|
|
pci_write_config_byte(dev, 0x44, slave_data);
|
|
|
|
}
|
|
|
|
|
2009-06-02 02:42:10 +07:00
|
|
|
idetm_data |= 0x4000; /* Ensure SITRE is set */
|
2006-08-30 05:12:40 +07:00
|
|
|
pci_write_config_word(dev, idetm_port, idetm_data);
|
2010-02-17 20:16:58 +07:00
|
|
|
|
|
|
|
pci_read_config_byte(dev, 0x48, &udma_enable);
|
|
|
|
udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
|
|
|
|
pci_write_config_byte(dev, 0x48, udma_enable);
|
|
|
|
spin_unlock_irqrestore(&efar_lock, flags);
|
2006-08-30 05:12:40 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* efar_set_dmamode - Initialize host controller PATA DMA timings
|
|
|
|
* @ap: Port whose timings we are configuring
|
|
|
|
* @adev: Device to program
|
|
|
|
*
|
|
|
|
* Set UDMA/MWDMA mode for device, in host controller PCI config space.
|
|
|
|
*
|
|
|
|
* LOCKING:
|
|
|
|
* None (inherited from caller).
|
|
|
|
*/
|
|
|
|
|
|
|
|
static void efar_set_dmamode (struct ata_port *ap, struct ata_device *adev)
|
|
|
|
{
|
|
|
|
struct pci_dev *dev = to_pci_dev(ap->host->dev);
|
|
|
|
u8 master_port = ap->port_no ? 0x42 : 0x40;
|
|
|
|
u16 master_data;
|
|
|
|
u8 speed = adev->dma_mode;
|
|
|
|
int devid = adev->devno + 2 * ap->port_no;
|
2010-02-17 20:16:58 +07:00
|
|
|
unsigned long flags;
|
2006-08-30 05:12:40 +07:00
|
|
|
u8 udma_enable;
|
|
|
|
|
|
|
|
static const /* ISP RTC */
|
|
|
|
u8 timings[][2] = { { 0, 0 },
|
|
|
|
{ 0, 0 },
|
|
|
|
{ 1, 0 },
|
|
|
|
{ 2, 1 },
|
|
|
|
{ 2, 3 }, };
|
|
|
|
|
2010-02-17 20:16:58 +07:00
|
|
|
spin_lock_irqsave(&efar_lock, flags);
|
|
|
|
|
2006-08-30 05:12:40 +07:00
|
|
|
pci_read_config_word(dev, master_port, &master_data);
|
|
|
|
pci_read_config_byte(dev, 0x48, &udma_enable);
|
|
|
|
|
|
|
|
if (speed >= XFER_UDMA_0) {
|
|
|
|
unsigned int udma = adev->dma_mode - XFER_UDMA_0;
|
|
|
|
u16 udma_timing;
|
|
|
|
|
|
|
|
udma_enable |= (1 << devid);
|
|
|
|
|
|
|
|
/* Load the UDMA mode number */
|
|
|
|
pci_read_config_word(dev, 0x4A, &udma_timing);
|
|
|
|
udma_timing &= ~(7 << (4 * devid));
|
|
|
|
udma_timing |= udma << (4 * devid);
|
|
|
|
pci_write_config_word(dev, 0x4A, udma_timing);
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* MWDMA is driven by the PIO timings. We must also enable
|
|
|
|
* IORDY unconditionally along with TIME1. PPE has already
|
|
|
|
* been set when the PIO timing was set.
|
|
|
|
*/
|
|
|
|
unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
|
|
|
|
unsigned int control;
|
|
|
|
u8 slave_data;
|
|
|
|
const unsigned int needed_pio[3] = {
|
|
|
|
XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
|
|
|
|
};
|
|
|
|
int pio = needed_pio[mwdma] - XFER_PIO_0;
|
|
|
|
|
|
|
|
control = 3; /* IORDY|TIME1 */
|
|
|
|
|
|
|
|
/* If the drive MWDMA is faster than it can do PIO then
|
|
|
|
we must force PIO into PIO0 */
|
|
|
|
|
|
|
|
if (adev->pio_mode < needed_pio[mwdma])
|
|
|
|
/* Enable DMA timing only */
|
|
|
|
control |= 8; /* PIO cycles in PIO0 */
|
|
|
|
|
|
|
|
if (adev->devno) { /* Slave */
|
|
|
|
master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
|
|
|
|
master_data |= control << 4;
|
|
|
|
pci_read_config_byte(dev, 0x44, &slave_data);
|
2009-12-04 02:32:08 +07:00
|
|
|
slave_data &= ap->port_no ? 0x0F : 0xF0;
|
2006-08-30 05:12:40 +07:00
|
|
|
/* Load the matching timing */
|
|
|
|
slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
|
|
|
|
pci_write_config_byte(dev, 0x44, slave_data);
|
|
|
|
} else { /* Master */
|
|
|
|
master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
|
|
|
|
and master timing bits */
|
|
|
|
master_data |= control;
|
|
|
|
master_data |=
|
|
|
|
(timings[pio][0] << 12) |
|
|
|
|
(timings[pio][1] << 8);
|
|
|
|
}
|
|
|
|
udma_enable &= ~(1 << devid);
|
|
|
|
pci_write_config_word(dev, master_port, master_data);
|
|
|
|
}
|
|
|
|
pci_write_config_byte(dev, 0x48, udma_enable);
|
2010-02-17 20:16:58 +07:00
|
|
|
spin_unlock_irqrestore(&efar_lock, flags);
|
2006-08-30 05:12:40 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct scsi_host_template efar_sht = {
|
2008-03-25 10:22:49 +07:00
|
|
|
ATA_BMDMA_SHT(DRV_NAME),
|
2006-08-30 05:12:40 +07:00
|
|
|
};
|
|
|
|
|
libata: implement and use ops inheritance
libata lets low level drivers build ata_port_operations table and
register it with libata core layer. This allows low level drivers
high level of flexibility but also burdens them with lots of
boilerplate entries.
This becomes worse for drivers which support related similar
controllers which differ slightly. They share most of the operations
except for a few. However, the driver still needs to list all
operations for each variant. This results in large number of
duplicate entries, which is not only inefficient but also error-prone
as it becomes very difficult to tell what the actual differences are.
This duplicate boilerplates all over the low level drivers also make
updating the core layer exteremely difficult and error-prone. When
compounded with multi-branched development model, it ends up
accumulating inconsistencies over time. Some of those inconsistencies
cause immediate problems and fixed. Others just remain there dormant
making maintenance increasingly difficult.
To rectify the problem, this patch implements ata_port_operations
inheritance. To allow LLDs to easily re-use their own ops tables
overriding only specific methods, this patch implements poor man's
class inheritance. An ops table has ->inherits field which can be set
to any ops table as long as it doesn't create a loop. When the host
is started, the inheritance chain is followed and any operation which
isn't specified is taken from the nearest ancestor which has it
specified. This operation is called finalization and done only once
per an ops table and the LLD doesn't have to do anything special about
it other than making the ops table non-const such that libata can
update it.
libata provides four base ops tables lower drivers can inherit from -
base, sata, pmp, sff and bmdma. To avoid overriding these ops
accidentaly, these ops are declared const and LLDs should always
inherit these instead of using them directly.
After finalization, all the ops table are identical before and after
the patch except for setting .irq_handler to ata_interrupt in drivers
which didn't use to. The .irq_handler doesn't have any actual effect
and the field will soon be removed by later patch.
* sata_sx4 is still using old style EH and currently doesn't take
advantage of ops inheritance.
Signed-off-by: Tejun Heo <htejun@gmail.com>
2008-03-25 10:22:49 +07:00
|
|
|
static struct ata_port_operations efar_ops = {
|
|
|
|
.inherits = &ata_bmdma_port_ops,
|
|
|
|
.cable_detect = efar_cable_detect,
|
2006-08-30 05:12:40 +07:00
|
|
|
.set_piomode = efar_set_piomode,
|
|
|
|
.set_dmamode = efar_set_dmamode,
|
libata: make reset related methods proper port operations
Currently reset methods are not specified directly in the
ata_port_operations table. If a LLD wants to use custom reset
methods, it should construct and use a error_handler which uses those
reset methods. It's done this way for two reasons.
First, the ops table already contained too many methods and adding
four more of them would noticeably increase the amount of necessary
boilerplate code all over low level drivers.
Second, as ->error_handler uses those reset methods, it can get
confusing. ie. By overriding ->error_handler, those reset ops can be
made useless making layering a bit hazy.
Now that ops table uses inheritance, the first problem doesn't exist
anymore. The second isn't completely solved but is relieved by
providing default values - most drivers can just override what it has
implemented and don't have to concern itself about higher level
callbacks. In fact, there currently is no driver which actually
modifies error handling behavior. Drivers which override
->error_handler just wraps the standard error handler only to prepare
the controller for EH. I don't think making ops layering strict has
any noticeable benefit.
This patch makes ->prereset, ->softreset, ->hardreset, ->postreset and
their PMP counterparts propoer ops. Default ops are provided in the
base ops tables and drivers are converted to override individual reset
methods instead of creating custom error_handler.
* ata_std_error_handler() doesn't use sata_std_hardreset() if SCRs
aren't accessible. sata_promise doesn't need to use separate
error_handlers for PATA and SATA anymore.
* softreset is broken for sata_inic162x and sata_sx4. As libata now
always prefers hardreset, this doesn't really matter but the ops are
forced to NULL using ATA_OP_NULL for documentation purpose.
* pata_hpt374 needs to use different prereset for the first and second
PCI functions. This used to be done by branching from
hpt374_error_handler(). The proper way to do this is to use
separate ops and port_info tables for each function. Converted.
Signed-off-by: Tejun Heo <htejun@gmail.com>
2008-03-25 10:22:50 +07:00
|
|
|
.prereset = efar_pre_reset,
|
2006-08-30 05:12:40 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
* efar_init_one - Register EFAR ATA PCI device with kernel services
|
|
|
|
* @pdev: PCI device to register
|
|
|
|
* @ent: Entry in efar_pci_tbl matching with @pdev
|
|
|
|
*
|
|
|
|
* Called from kernel PCI layer.
|
|
|
|
*
|
|
|
|
* LOCKING:
|
|
|
|
* Inherited from PCI layer (may sleep).
|
|
|
|
*
|
|
|
|
* RETURNS:
|
|
|
|
* Zero on success, or -ERRNO value.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static int efar_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
|
|
|
|
{
|
|
|
|
static int printed_version;
|
2007-05-04 17:43:58 +07:00
|
|
|
static const struct ata_port_info info = {
|
2007-05-28 17:59:48 +07:00
|
|
|
.flags = ATA_FLAG_SLAVE_POSS,
|
2009-03-15 03:38:24 +07:00
|
|
|
.pio_mask = ATA_PIO4,
|
2009-12-04 05:52:16 +07:00
|
|
|
.mwdma_mask = ATA_MWDMA12_ONLY,
|
2009-03-15 05:08:20 +07:00
|
|
|
.udma_mask = ATA_UDMA4,
|
2006-08-30 05:12:40 +07:00
|
|
|
.port_ops = &efar_ops,
|
|
|
|
};
|
2010-01-19 00:16:03 +07:00
|
|
|
const struct ata_port_info *ppi[] = { &info, &info };
|
2006-08-30 05:12:40 +07:00
|
|
|
|
|
|
|
if (!printed_version++)
|
|
|
|
dev_printk(KERN_DEBUG, &pdev->dev,
|
|
|
|
"version " DRV_VERSION "\n");
|
|
|
|
|
2010-05-20 03:10:22 +07:00
|
|
|
return ata_pci_bmdma_init_one(pdev, ppi, &efar_sht, NULL,
|
|
|
|
ATA_HOST_PARALLEL_SCAN);
|
2006-08-30 05:12:40 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static const struct pci_device_id efar_pci_tbl[] = {
|
2006-09-29 07:21:59 +07:00
|
|
|
{ PCI_VDEVICE(EFAR, 0x9130), },
|
|
|
|
|
2006-08-30 05:12:40 +07:00
|
|
|
{ } /* terminate list */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct pci_driver efar_pci_driver = {
|
|
|
|
.name = DRV_NAME,
|
|
|
|
.id_table = efar_pci_tbl,
|
|
|
|
.probe = efar_init_one,
|
|
|
|
.remove = ata_pci_remove_one,
|
2007-03-02 15:31:26 +07:00
|
|
|
#ifdef CONFIG_PM
|
2006-11-22 23:57:36 +07:00
|
|
|
.suspend = ata_pci_device_suspend,
|
|
|
|
.resume = ata_pci_device_resume,
|
2007-03-02 15:31:26 +07:00
|
|
|
#endif
|
2006-08-30 05:12:40 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static int __init efar_init(void)
|
|
|
|
{
|
|
|
|
return pci_register_driver(&efar_pci_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit efar_exit(void)
|
|
|
|
{
|
|
|
|
pci_unregister_driver(&efar_pci_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
module_init(efar_init);
|
|
|
|
module_exit(efar_exit);
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Alan Cox");
|
|
|
|
MODULE_DESCRIPTION("SCSI low-level driver for EFAR PIIX clones");
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_DEVICE_TABLE(pci, efar_pci_tbl);
|
|
|
|
MODULE_VERSION(DRV_VERSION);
|
|
|
|
|