2019-05-28 23:57:07 +07:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2010-10-15 17:21:03 +07:00
|
|
|
/*
|
|
|
|
* Freescale eSDHC controller driver generics for OF and pltfm.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2007 Freescale Semiconductor, Inc.
|
|
|
|
* Copyright (c) 2009 MontaVista Software, Inc.
|
|
|
|
* Copyright (c) 2010 Pengutronix e.K.
|
|
|
|
* Author: Wolfram Sang <w.sang@pengutronix.de>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _DRIVERS_MMC_SDHCI_ESDHC_H
|
|
|
|
#define _DRIVERS_MMC_SDHCI_ESDHC_H
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Ops and quirks for the Freescale eSDHC controller.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define ESDHC_DEFAULT_QUIRKS (SDHCI_QUIRK_FORCE_BLK_SZ_2048 | \
|
2017-05-30 16:14:08 +07:00
|
|
|
SDHCI_QUIRK_32BIT_DMA_ADDR | \
|
2010-10-15 17:21:03 +07:00
|
|
|
SDHCI_QUIRK_NO_BUSY_IRQ | \
|
|
|
|
SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK | \
|
2015-07-10 10:42:37 +07:00
|
|
|
SDHCI_QUIRK_PIO_NEEDS_DELAY | \
|
|
|
|
SDHCI_QUIRK_NO_HISPD_BIT)
|
2010-10-15 17:21:03 +07:00
|
|
|
|
|
|
|
/* pltfm-specific */
|
|
|
|
#define ESDHC_HOST_CONTROL_LE 0x20
|
|
|
|
|
2013-06-27 23:00:05 +07:00
|
|
|
/*
|
2016-12-26 16:46:29 +07:00
|
|
|
* eSDHC register definition
|
2013-06-27 23:00:05 +07:00
|
|
|
*/
|
2010-10-15 17:21:03 +07:00
|
|
|
|
2016-12-26 16:46:30 +07:00
|
|
|
/* Present State Register */
|
|
|
|
#define ESDHC_PRSSTAT 0x24
|
|
|
|
#define ESDHC_CLOCK_STABLE 0x00000008
|
|
|
|
|
2016-12-26 16:46:29 +07:00
|
|
|
/* Protocol Control Register */
|
|
|
|
#define ESDHC_PROCTL 0x28
|
2017-04-20 15:14:41 +07:00
|
|
|
#define ESDHC_VOLT_SEL 0x00000400
|
2016-12-26 16:46:29 +07:00
|
|
|
#define ESDHC_CTRL_4BITBUS (0x1 << 1)
|
|
|
|
#define ESDHC_CTRL_8BITBUS (0x2 << 1)
|
|
|
|
#define ESDHC_CTRL_BUSWIDTH_MASK (0x3 << 1)
|
|
|
|
#define ESDHC_HOST_CONTROL_RES 0x01
|
|
|
|
|
|
|
|
/* System Control Register */
|
|
|
|
#define ESDHC_SYSTEM_CONTROL 0x2c
|
|
|
|
#define ESDHC_CLOCK_MASK 0x0000fff0
|
|
|
|
#define ESDHC_PREDIV_SHIFT 8
|
|
|
|
#define ESDHC_DIVIDER_SHIFT 4
|
2016-12-26 16:46:30 +07:00
|
|
|
#define ESDHC_CLOCK_SDCLKEN 0x00000008
|
2016-12-26 16:46:29 +07:00
|
|
|
#define ESDHC_CLOCK_PEREN 0x00000004
|
|
|
|
#define ESDHC_CLOCK_HCKEN 0x00000002
|
|
|
|
#define ESDHC_CLOCK_IPGEN 0x00000001
|
|
|
|
|
2017-08-15 09:17:03 +07:00
|
|
|
/* Host Controller Capabilities Register 2 */
|
|
|
|
#define ESDHC_CAPABILITIES_1 0x114
|
|
|
|
|
2017-04-20 15:14:42 +07:00
|
|
|
/* Tuning Block Control Register */
|
|
|
|
#define ESDHC_TBCTL 0x120
|
2018-11-23 10:15:34 +07:00
|
|
|
#define ESDHC_HS400_WNDW_ADJUST 0x00000040
|
|
|
|
#define ESDHC_HS400_MODE 0x00000010
|
2017-04-20 15:14:42 +07:00
|
|
|
#define ESDHC_TB_EN 0x00000004
|
2018-08-23 15:48:32 +07:00
|
|
|
#define ESDHC_TBPTR 0x128
|
2017-04-20 15:14:42 +07:00
|
|
|
|
2018-11-23 10:15:34 +07:00
|
|
|
/* SD Clock Control Register */
|
|
|
|
#define ESDHC_SDCLKCTL 0x144
|
|
|
|
#define ESDHC_LPBK_CLK_SEL 0x80000000
|
|
|
|
#define ESDHC_CMD_CLK_CTL 0x00008000
|
|
|
|
|
|
|
|
/* SD Timing Control Register */
|
|
|
|
#define ESDHC_SDTIMNGCTL 0x148
|
|
|
|
#define ESDHC_FLW_CTL_BG 0x00008000
|
|
|
|
|
|
|
|
/* DLL Config 0 Register */
|
|
|
|
#define ESDHC_DLLCFG0 0x160
|
|
|
|
#define ESDHC_DLL_ENABLE 0x80000000
|
|
|
|
#define ESDHC_DLL_FREQ_SEL 0x08000000
|
|
|
|
|
2018-11-23 10:15:37 +07:00
|
|
|
/* DLL Config 1 Register */
|
|
|
|
#define ESDHC_DLLCFG1 0x164
|
|
|
|
#define ESDHC_DLL_PD_PULSE_STRETCH_SEL 0x80000000
|
|
|
|
|
2018-11-23 10:15:34 +07:00
|
|
|
/* DLL Status 0 Register */
|
|
|
|
#define ESDHC_DLLSTAT0 0x170
|
|
|
|
#define ESDHC_DLL_STS_SLV_LOCK 0x08000000
|
|
|
|
|
2016-12-26 16:46:29 +07:00
|
|
|
/* Control Register for DMA transfer */
|
|
|
|
#define ESDHC_DMA_SYSCTL 0x40c
|
2017-04-20 15:14:40 +07:00
|
|
|
#define ESDHC_PERIPHERAL_CLK_SEL 0x00080000
|
2017-04-20 15:14:42 +07:00
|
|
|
#define ESDHC_FLUSH_ASYNC_FIFO 0x00040000
|
2016-12-26 16:46:29 +07:00
|
|
|
#define ESDHC_DMA_SNOOP 0x00000040
|
2010-10-15 17:21:03 +07:00
|
|
|
|
|
|
|
#endif /* _DRIVERS_MMC_SDHCI_ESDHC_H */
|