2005-10-06 09:06:20 +07:00
|
|
|
/*
|
|
|
|
* Common prep/pmac/chrp boot and setup code.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/string.h>
|
|
|
|
#include <linux/sched.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/reboot.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/initrd.h>
|
|
|
|
#include <linux/tty.h>
|
|
|
|
#include <linux/bootmem.h>
|
|
|
|
#include <linux/seq_file.h>
|
|
|
|
#include <linux/root_dev.h>
|
|
|
|
#include <linux/cpu.h>
|
|
|
|
#include <linux/console.h>
|
|
|
|
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/prom.h>
|
|
|
|
#include <asm/processor.h>
|
|
|
|
#include <asm/pgtable.h>
|
|
|
|
#include <asm/setup.h>
|
|
|
|
#include <asm/smp.h>
|
|
|
|
#include <asm/elf.h>
|
|
|
|
#include <asm/cputable.h>
|
|
|
|
#include <asm/bootx.h>
|
|
|
|
#include <asm/btext.h>
|
|
|
|
#include <asm/machdep.h>
|
|
|
|
#include <asm/uaccess.h>
|
|
|
|
#include <asm/system.h>
|
|
|
|
#include <asm/pmac_feature.h>
|
|
|
|
#include <asm/sections.h>
|
|
|
|
#include <asm/nvram.h>
|
|
|
|
#include <asm/xmon.h>
|
2005-10-26 11:57:33 +07:00
|
|
|
#include <asm/time.h>
|
2005-11-23 13:56:06 +07:00
|
|
|
#include <asm/serial.h>
|
2005-11-23 13:57:25 +07:00
|
|
|
#include <asm/udbg.h>
|
2005-10-06 09:06:20 +07:00
|
|
|
|
2005-11-09 07:01:06 +07:00
|
|
|
#include "setup.h"
|
|
|
|
|
2005-10-26 14:11:18 +07:00
|
|
|
#define DBG(fmt...)
|
|
|
|
|
2005-10-06 09:06:20 +07:00
|
|
|
#if defined CONFIG_KGDB
|
|
|
|
#include <asm/kgdb.h>
|
|
|
|
#endif
|
|
|
|
|
|
|
|
extern void bootx_init(unsigned long r4, unsigned long phys);
|
|
|
|
|
2005-10-27 19:42:04 +07:00
|
|
|
int boot_cpuid;
|
|
|
|
EXPORT_SYMBOL_GPL(boot_cpuid);
|
|
|
|
int boot_cpuid_phys;
|
|
|
|
|
2005-10-06 09:06:20 +07:00
|
|
|
unsigned long ISA_DMA_THRESHOLD;
|
|
|
|
unsigned int DMA_MODE_READ;
|
|
|
|
unsigned int DMA_MODE_WRITE;
|
|
|
|
|
2005-10-10 19:58:10 +07:00
|
|
|
int have_of = 1;
|
|
|
|
|
2005-10-06 09:06:20 +07:00
|
|
|
#ifdef CONFIG_VGA_CONSOLE
|
|
|
|
unsigned long vgacon_remap_base;
|
2007-02-08 07:04:44 +07:00
|
|
|
EXPORT_SYMBOL(vgacon_remap_base);
|
2005-10-06 09:06:20 +07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* These are used in binfmt_elf.c to put aux entries on the stack
|
|
|
|
* for each elf executable being started.
|
|
|
|
*/
|
|
|
|
int dcache_bsize;
|
|
|
|
int icache_bsize;
|
|
|
|
int ucache_bsize;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We're called here very early in the boot. We determine the machine
|
|
|
|
* type and call the appropriate low-level setup functions.
|
|
|
|
* -- Cort <cort@fsmlabs.com>
|
|
|
|
*
|
|
|
|
* Note that the kernel may be running at an address which is different
|
|
|
|
* from the address that it was linked at, so we must use RELOC/PTRRELOC
|
|
|
|
* to access static data (including strings). -- paulus
|
|
|
|
*/
|
|
|
|
unsigned long __init early_init(unsigned long dt_ptr)
|
|
|
|
{
|
|
|
|
unsigned long offset = reloc_offset();
|
2006-10-24 13:42:40 +07:00
|
|
|
struct cpu_spec *spec;
|
2005-10-06 09:06:20 +07:00
|
|
|
|
2005-10-17 17:13:47 +07:00
|
|
|
/* First zero the BSS -- use memset_io, some platforms don't have
|
|
|
|
* caches on yet */
|
2006-10-26 06:36:49 +07:00
|
|
|
memset_io((void __iomem *)PTRRELOC(&__bss_start), 0,
|
|
|
|
__bss_stop - __bss_start);
|
2005-10-17 17:13:47 +07:00
|
|
|
|
2005-10-06 09:06:20 +07:00
|
|
|
/*
|
|
|
|
* Identify the CPU type and fix up code sections
|
|
|
|
* that depend on which cpu we have.
|
|
|
|
*/
|
2006-11-10 16:38:53 +07:00
|
|
|
spec = identify_cpu(offset, mfspr(SPRN_PVR));
|
2006-10-24 13:42:40 +07:00
|
|
|
|
2006-10-20 08:47:18 +07:00
|
|
|
do_feature_fixups(spec->cpu_features,
|
2006-10-24 13:42:40 +07:00
|
|
|
PTRRELOC(&__start___ftr_fixup),
|
|
|
|
PTRRELOC(&__stop___ftr_fixup));
|
2005-10-06 09:06:20 +07:00
|
|
|
|
|
|
|
return KERNELBASE + offset;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Find out what kind of machine we're on and save any data we need
|
|
|
|
* from the early boot process (devtree is copied on pmac by prom_init()).
|
|
|
|
* This is called very early on the boot process, after a minimal
|
|
|
|
* MMU environment has been set up but before MMU_init is called.
|
|
|
|
*/
|
|
|
|
void __init machine_init(unsigned long dt_ptr, unsigned long phys)
|
|
|
|
{
|
2007-02-13 11:54:22 +07:00
|
|
|
/* Enable early debugging if any specified (see udbg.h) */
|
|
|
|
udbg_early_init();
|
2005-11-23 13:57:25 +07:00
|
|
|
|
|
|
|
/* Do some early initialization based on the flat device tree */
|
2005-10-06 09:06:20 +07:00
|
|
|
early_init_devtree(__va(dt_ptr));
|
|
|
|
|
2006-03-28 19:15:54 +07:00
|
|
|
probe_machine();
|
2005-10-22 13:02:39 +07:00
|
|
|
|
2005-10-06 09:06:20 +07:00
|
|
|
#ifdef CONFIG_6xx
|
2006-03-27 11:03:03 +07:00
|
|
|
if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
|
|
|
|
cpu_has_feature(CPU_FTR_CAN_NAP))
|
|
|
|
ppc_md.power_save = ppc6xx_idle;
|
2005-10-06 09:06:20 +07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
if (ppc_md.progress)
|
|
|
|
ppc_md.progress("id mach(): done", 0x200);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_BOOKE_WDT
|
|
|
|
/* Checks wdt=x and wdt_period=xx command-line option */
|
|
|
|
int __init early_parse_wdt(char *p)
|
|
|
|
{
|
|
|
|
if (p && strncmp(p, "0", 1) != 0)
|
|
|
|
booke_wdt_enabled = 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
early_param("wdt", early_parse_wdt);
|
|
|
|
|
|
|
|
int __init early_parse_wdt_period (char *p)
|
|
|
|
{
|
|
|
|
if (p)
|
|
|
|
booke_wdt_period = simple_strtoul(p, NULL, 0);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
early_param("wdt_period", early_parse_wdt_period);
|
|
|
|
#endif /* CONFIG_BOOKE_WDT */
|
|
|
|
|
|
|
|
/* Checks "l2cr=xxxx" command-line option */
|
|
|
|
int __init ppc_setup_l2cr(char *str)
|
|
|
|
{
|
|
|
|
if (cpu_has_feature(CPU_FTR_L2CR)) {
|
|
|
|
unsigned long val = simple_strtoul(str, NULL, 0);
|
|
|
|
printk(KERN_INFO "l2cr set to %lx\n", val);
|
|
|
|
_set_L2CR(0); /* force invalidate by disable cache */
|
|
|
|
_set_L2CR(val); /* and enable it */
|
|
|
|
}
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
__setup("l2cr=", ppc_setup_l2cr);
|
|
|
|
|
2008-03-29 03:20:23 +07:00
|
|
|
/* Checks "l3cr=xxxx" command-line option */
|
|
|
|
int __init ppc_setup_l3cr(char *str)
|
|
|
|
{
|
|
|
|
if (cpu_has_feature(CPU_FTR_L3CR)) {
|
|
|
|
unsigned long val = simple_strtoul(str, NULL, 0);
|
|
|
|
printk(KERN_INFO "l3cr set to %lx\n", val);
|
|
|
|
_set_L3CR(val); /* and enable it */
|
|
|
|
}
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
__setup("l3cr=", ppc_setup_l3cr);
|
|
|
|
|
2005-10-06 09:06:20 +07:00
|
|
|
#ifdef CONFIG_GENERIC_NVRAM
|
|
|
|
|
|
|
|
/* Generic nvram hooks used by drivers/char/gen_nvram.c */
|
|
|
|
unsigned char nvram_read_byte(int addr)
|
|
|
|
{
|
|
|
|
if (ppc_md.nvram_read_val)
|
|
|
|
return ppc_md.nvram_read_val(addr);
|
|
|
|
return 0xff;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(nvram_read_byte);
|
|
|
|
|
|
|
|
void nvram_write_byte(unsigned char val, int addr)
|
|
|
|
{
|
|
|
|
if (ppc_md.nvram_write_val)
|
|
|
|
ppc_md.nvram_write_val(addr, val);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(nvram_write_byte);
|
|
|
|
|
|
|
|
void nvram_sync(void)
|
|
|
|
{
|
|
|
|
if (ppc_md.nvram_sync)
|
|
|
|
ppc_md.nvram_sync();
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(nvram_sync);
|
|
|
|
|
|
|
|
#endif /* CONFIG_NVRAM */
|
|
|
|
|
2007-03-27 12:40:28 +07:00
|
|
|
static DEFINE_PER_CPU(struct cpu, cpu_devices);
|
2005-10-06 09:06:20 +07:00
|
|
|
|
|
|
|
int __init ppc_init(void)
|
|
|
|
{
|
2007-03-27 12:40:28 +07:00
|
|
|
int cpu;
|
2005-10-06 09:06:20 +07:00
|
|
|
|
|
|
|
/* clear the progress line */
|
2007-03-27 12:40:28 +07:00
|
|
|
if (ppc_md.progress)
|
|
|
|
ppc_md.progress(" ", 0xffff);
|
2005-10-06 09:06:20 +07:00
|
|
|
|
|
|
|
/* register CPU devices */
|
2007-03-27 12:40:28 +07:00
|
|
|
for_each_possible_cpu(cpu) {
|
|
|
|
struct cpu *c = &per_cpu(cpu_devices, cpu);
|
|
|
|
c->hotpluggable = 1;
|
|
|
|
register_cpu(c, cpu);
|
|
|
|
}
|
2005-10-06 09:06:20 +07:00
|
|
|
|
|
|
|
/* call platform init */
|
|
|
|
if (ppc_md.init != NULL) {
|
|
|
|
ppc_md.init();
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
arch_initcall(ppc_init);
|
|
|
|
|
|
|
|
/* Warning, IO base is not yet inited */
|
|
|
|
void __init setup_arch(char **cmdline_p)
|
|
|
|
{
|
2006-05-17 15:00:45 +07:00
|
|
|
*cmdline_p = cmd_line;
|
|
|
|
|
2005-10-06 09:06:20 +07:00
|
|
|
/* so udelay does something sensible, assume <= 1000 bogomips */
|
|
|
|
loops_per_jiffy = 500000000 / HZ;
|
|
|
|
|
|
|
|
unflatten_device_tree();
|
2005-11-03 05:34:20 +07:00
|
|
|
check_for_initrd();
|
2005-11-23 13:56:06 +07:00
|
|
|
|
|
|
|
if (ppc_md.init_early)
|
|
|
|
ppc_md.init_early();
|
|
|
|
|
|
|
|
find_legacy_serial_ports();
|
2005-10-06 09:06:20 +07:00
|
|
|
|
2005-11-05 06:33:55 +07:00
|
|
|
smp_setup_cpu_maps();
|
|
|
|
|
2005-11-23 13:57:25 +07:00
|
|
|
/* Register early console */
|
|
|
|
register_early_udbg_console();
|
2005-10-06 09:06:20 +07:00
|
|
|
|
2006-10-03 11:12:08 +07:00
|
|
|
xmon_setup();
|
|
|
|
|
2005-10-06 09:06:20 +07:00
|
|
|
#if defined(CONFIG_KGDB)
|
|
|
|
if (ppc_md.kgdb_map_scc)
|
|
|
|
ppc_md.kgdb_map_scc();
|
|
|
|
set_debug_traps();
|
|
|
|
if (strstr(cmd_line, "gdb")) {
|
|
|
|
if (ppc_md.progress)
|
|
|
|
ppc_md.progress("setup_arch: kgdb breakpoint", 0x4000);
|
|
|
|
printk("kgdb breakpoint activated\n");
|
|
|
|
breakpoint();
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Set cache line size based on type of cpu as a default.
|
|
|
|
* Systems with OF can look in the properties on the cpu node(s)
|
|
|
|
* for a possibly more accurate value.
|
|
|
|
*/
|
[POWERPC] Merge CPU features pertaining to icache coherency
Currently the powerpc kernel has a 64-bit only feature,
COHERENT_ICACHE used for those CPUS which maintain icache/dcache
coherency in hardware (POWER5, essentially). It also has a feature,
SPLIT_ID_CACHE, which is used on CPUs which have separate i and
d-caches, which is to say everything except 601 and Freescale E200.
In nearly all the places we check the SPLIT_ID_CACHE, what we actually
care about is whether the i and d-caches are coherent (which they will
be, trivially, if they're the same cache).
This tries to clarify the situation a little. The COHERENT_ICACHE
feature becomes availble on 32-bit and is set for all CPUs where i and
d-cache are effectively coherent, whether this is due to special logic
(POWER5) or because they're unified. We check this, instead of
SPLIT_ID_CACHE nearly everywhere.
The SPLIT_ID_CACHE feature itself is replaced by a UNIFIED_ID_CACHE
feature with reversed sense, set only on 601 and Freescale E200. In
the two places (one Freescale BookE specific) where we really care
whether it's a unified cache, not whether they're coherent, we check
this feature. The CPUs with unified cache are so few, we could
consider replacing this feature bit with explicit checks against the
PVR.
This will make unifying the 32-bit and 64-bit cache flush code a
little more straightforward.
Signed-off-by: David Gibson <dwg@au1.ibm.com>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2007-06-13 11:52:57 +07:00
|
|
|
dcache_bsize = cur_cpu_spec->dcache_bsize;
|
|
|
|
icache_bsize = cur_cpu_spec->icache_bsize;
|
|
|
|
ucache_bsize = 0;
|
|
|
|
if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE))
|
|
|
|
ucache_bsize = icache_bsize = dcache_bsize;
|
2005-10-06 09:06:20 +07:00
|
|
|
|
|
|
|
/* reboot on panic */
|
|
|
|
panic_timeout = 180;
|
|
|
|
|
2006-05-05 12:02:08 +07:00
|
|
|
if (ppc_md.panic)
|
|
|
|
setup_panic();
|
|
|
|
|
2008-04-16 02:52:26 +07:00
|
|
|
init_mm.start_code = (unsigned long)_stext;
|
2005-10-06 09:06:20 +07:00
|
|
|
init_mm.end_code = (unsigned long) _etext;
|
|
|
|
init_mm.end_data = (unsigned long) _edata;
|
2005-11-10 11:53:40 +07:00
|
|
|
init_mm.brk = klimit;
|
2005-10-06 09:06:20 +07:00
|
|
|
|
|
|
|
/* set up the bootmem stuff with available memory */
|
|
|
|
do_init_bootmem();
|
|
|
|
if ( ppc_md.progress ) ppc_md.progress("setup_arch: bootmem", 0x3eab);
|
|
|
|
|
|
|
|
#ifdef CONFIG_DUMMY_CONSOLE
|
|
|
|
conswitchp = &dummy_con;
|
|
|
|
#endif
|
|
|
|
|
2007-10-11 01:48:18 +07:00
|
|
|
if (ppc_md.setup_arch)
|
|
|
|
ppc_md.setup_arch();
|
2005-10-06 09:06:20 +07:00
|
|
|
if ( ppc_md.progress ) ppc_md.progress("arch: exit", 0x3eab);
|
|
|
|
|
|
|
|
paging_init();
|
|
|
|
}
|