2019-05-27 13:55:08 +07:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-or-later
|
2014-02-07 14:24:56 +07:00
|
|
|
/*
|
|
|
|
* Copyright 2013 Gateworks Corporation
|
|
|
|
*/
|
|
|
|
|
2014-09-09 13:07:28 +07:00
|
|
|
#include <dt-bindings/gpio/gpio.h>
|
2019-03-01 23:32:53 +07:00
|
|
|
#include <dt-bindings/sound/fsl-imx-audmux.h>
|
2014-09-09 13:07:28 +07:00
|
|
|
|
2014-02-07 14:24:56 +07:00
|
|
|
/ {
|
|
|
|
/* these are used by bootloader for disabling nodes */
|
|
|
|
aliases {
|
|
|
|
led0 = &led0;
|
|
|
|
led1 = &led1;
|
|
|
|
led2 = &led2;
|
|
|
|
nand = &gpmi;
|
|
|
|
ssi0 = &ssi1;
|
|
|
|
usb0 = &usbh1;
|
|
|
|
usb1 = &usbotg;
|
|
|
|
};
|
|
|
|
|
|
|
|
chosen {
|
|
|
|
bootargs = "console=ttymxc1,115200";
|
|
|
|
};
|
|
|
|
|
2014-05-01 13:32:30 +07:00
|
|
|
backlight {
|
|
|
|
compatible = "pwm-backlight";
|
|
|
|
pwms = <&pwm4 0 5000000>;
|
|
|
|
brightness-levels = <0 4 8 16 32 64 128 255>;
|
|
|
|
default-brightness-level = <7>;
|
|
|
|
};
|
|
|
|
|
2014-02-07 14:24:56 +07:00
|
|
|
leds {
|
|
|
|
compatible = "gpio-leds";
|
2014-09-09 13:07:30 +07:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_gpio_leds>;
|
2014-02-07 14:24:56 +07:00
|
|
|
|
|
|
|
led0: user1 {
|
|
|
|
label = "user1";
|
2014-09-09 13:07:28 +07:00
|
|
|
gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */
|
2014-02-07 14:24:56 +07:00
|
|
|
default-state = "on";
|
|
|
|
linux,default-trigger = "heartbeat";
|
|
|
|
};
|
|
|
|
|
|
|
|
led1: user2 {
|
|
|
|
label = "user2";
|
2014-09-09 13:07:28 +07:00
|
|
|
gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */
|
2014-02-07 14:24:56 +07:00
|
|
|
default-state = "off";
|
|
|
|
};
|
|
|
|
|
|
|
|
led2: user3 {
|
|
|
|
label = "user3";
|
2014-09-09 13:07:28 +07:00
|
|
|
gpios = <&gpio4 15 GPIO_ACTIVE_LOW>; /* MX6_LOCLED# */
|
2014-02-07 14:24:56 +07:00
|
|
|
default-state = "off";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-01-24 20:22:14 +07:00
|
|
|
memory@10000000 {
|
2018-12-06 01:10:03 +07:00
|
|
|
device_type = "memory";
|
2014-02-07 14:24:56 +07:00
|
|
|
reg = <0x10000000 0x40000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pps {
|
|
|
|
compatible = "pps-gpio";
|
2014-09-09 13:07:30 +07:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_pps>;
|
2014-09-09 13:07:28 +07:00
|
|
|
gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>;
|
2014-02-07 14:24:56 +07:00
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
regulators {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
reg_1p0v: regulator@0 {
|
|
|
|
compatible = "regulator-fixed";
|
|
|
|
reg = <0>;
|
|
|
|
regulator-name = "1P0V";
|
|
|
|
regulator-min-microvolt = <1000000>;
|
|
|
|
regulator-max-microvolt = <1000000>;
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
|
|
|
|
reg_3p3v: regulator@1 {
|
|
|
|
compatible = "regulator-fixed";
|
|
|
|
reg = <1>;
|
|
|
|
regulator-name = "3P3V";
|
|
|
|
regulator-min-microvolt = <3300000>;
|
|
|
|
regulator-max-microvolt = <3300000>;
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
|
|
|
|
reg_usb_h1_vbus: regulator@2 {
|
|
|
|
compatible = "regulator-fixed";
|
|
|
|
reg = <2>;
|
|
|
|
regulator-name = "usb_h1_vbus";
|
|
|
|
regulator-min-microvolt = <5000000>;
|
|
|
|
regulator-max-microvolt = <5000000>;
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
|
|
|
|
reg_usb_otg_vbus: regulator@3 {
|
|
|
|
compatible = "regulator-fixed";
|
|
|
|
reg = <3>;
|
|
|
|
regulator-name = "usb_otg_vbus";
|
|
|
|
regulator-min-microvolt = <5000000>;
|
|
|
|
regulator-max-microvolt = <5000000>;
|
2014-09-09 13:07:28 +07:00
|
|
|
gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
|
2014-02-07 14:24:56 +07:00
|
|
|
enable-active-high;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-03-01 23:32:53 +07:00
|
|
|
sound-analog {
|
2014-05-22 13:04:54 +07:00
|
|
|
compatible = "fsl,imx6q-ventana-sgtl5000",
|
2014-02-07 14:24:56 +07:00
|
|
|
"fsl,imx-audio-sgtl5000";
|
2014-05-22 13:04:54 +07:00
|
|
|
model = "sgtl5000-audio";
|
2014-02-07 14:24:56 +07:00
|
|
|
ssi-controller = <&ssi1>;
|
2019-03-01 23:32:53 +07:00
|
|
|
audio-codec = <&sgtl5000>;
|
2014-02-07 14:24:56 +07:00
|
|
|
audio-routing =
|
|
|
|
"MIC_IN", "Mic Jack",
|
|
|
|
"Mic Jack", "Mic Bias",
|
|
|
|
"Headphone Jack", "HP_OUT";
|
|
|
|
mux-int-port = <1>;
|
|
|
|
mux-ext-port = <4>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
&audmux {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_audmux>; /* AUD4<->sgtl5000 */
|
|
|
|
status = "okay";
|
2019-03-01 23:32:53 +07:00
|
|
|
|
|
|
|
ssi2 {
|
|
|
|
fsl,audmux-port = <1>;
|
|
|
|
fsl,port-config = <
|
|
|
|
(IMX_AUDMUX_V2_PTCR_TFSDIR |
|
|
|
|
IMX_AUDMUX_V2_PTCR_TFSEL(4+8) | /* RXFS */
|
|
|
|
IMX_AUDMUX_V2_PTCR_TCLKDIR |
|
|
|
|
IMX_AUDMUX_V2_PTCR_TCSEL(4+8) | /* RXC */
|
|
|
|
IMX_AUDMUX_V2_PTCR_SYN)
|
|
|
|
IMX_AUDMUX_V2_PDCR_RXDSEL(4)
|
|
|
|
>;
|
|
|
|
};
|
|
|
|
|
|
|
|
aud5 {
|
|
|
|
fsl,audmux-port = <4>;
|
|
|
|
fsl,port-config = <
|
|
|
|
IMX_AUDMUX_V2_PTCR_SYN
|
|
|
|
IMX_AUDMUX_V2_PDCR_RXDSEL(1)>;
|
|
|
|
};
|
2014-02-07 14:24:56 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
&can1 {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_flexcan1>;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2015-11-07 05:40:32 +07:00
|
|
|
&clks {
|
|
|
|
assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
|
2016-10-14 16:39:29 +07:00
|
|
|
<&clks IMX6QDL_CLK_LDB_DI1_SEL>;
|
2015-11-07 05:40:32 +07:00
|
|
|
assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
|
2016-10-14 16:39:29 +07:00
|
|
|
<&clks IMX6QDL_CLK_PLL3_USB_OTG>;
|
2015-11-07 05:40:32 +07:00
|
|
|
};
|
|
|
|
|
2016-11-16 23:26:40 +07:00
|
|
|
&ecspi2 {
|
|
|
|
cs-gpios = <&gpio2 26 GPIO_ACTIVE_HIGH>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_ecspi2>;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2014-02-07 14:24:56 +07:00
|
|
|
&fec {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_enet>;
|
2015-12-11 20:22:04 +07:00
|
|
|
phy-mode = "rgmii-id";
|
2014-09-09 13:07:28 +07:00
|
|
|
phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>;
|
2014-02-07 14:24:56 +07:00
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&gpmi {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_gpmi_nand>;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2014-04-23 14:47:51 +07:00
|
|
|
&hdmi {
|
|
|
|
ddc-i2c-bus = <&i2c3>;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2014-02-07 14:24:56 +07:00
|
|
|
&i2c1 {
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c1>;
|
|
|
|
status = "okay";
|
|
|
|
|
|
|
|
eeprom1: eeprom@50 {
|
|
|
|
compatible = "atmel,24c02";
|
|
|
|
reg = <0x50>;
|
|
|
|
pagesize = <16>;
|
|
|
|
};
|
|
|
|
|
|
|
|
eeprom2: eeprom@51 {
|
|
|
|
compatible = "atmel,24c02";
|
|
|
|
reg = <0x51>;
|
|
|
|
pagesize = <16>;
|
|
|
|
};
|
|
|
|
|
|
|
|
eeprom3: eeprom@52 {
|
|
|
|
compatible = "atmel,24c02";
|
|
|
|
reg = <0x52>;
|
|
|
|
pagesize = <16>;
|
|
|
|
};
|
|
|
|
|
|
|
|
eeprom4: eeprom@53 {
|
|
|
|
compatible = "atmel,24c02";
|
|
|
|
reg = <0x53>;
|
|
|
|
pagesize = <16>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio: pca9555@23 {
|
|
|
|
compatible = "nxp,pca9555";
|
|
|
|
reg = <0x23>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
rtc: ds1672@68 {
|
|
|
|
compatible = "dallas,ds1672";
|
|
|
|
reg = <0x68>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
&i2c2 {
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c2>;
|
|
|
|
status = "okay";
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
pmic: pfuze100@8 {
|
2014-02-07 14:24:56 +07:00
|
|
|
compatible = "fsl,pfuze100";
|
|
|
|
reg = <0x08>;
|
|
|
|
|
|
|
|
regulators {
|
|
|
|
sw1a_reg: sw1ab {
|
|
|
|
regulator-min-microvolt = <300000>;
|
|
|
|
regulator-max-microvolt = <1875000>;
|
|
|
|
regulator-boot-on;
|
|
|
|
regulator-always-on;
|
|
|
|
regulator-ramp-delay = <6250>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sw1c_reg: sw1c {
|
|
|
|
regulator-min-microvolt = <300000>;
|
|
|
|
regulator-max-microvolt = <1875000>;
|
|
|
|
regulator-boot-on;
|
|
|
|
regulator-always-on;
|
|
|
|
regulator-ramp-delay = <6250>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sw2_reg: sw2 {
|
|
|
|
regulator-min-microvolt = <800000>;
|
|
|
|
regulator-max-microvolt = <3950000>;
|
|
|
|
regulator-boot-on;
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
|
|
|
|
sw3a_reg: sw3a {
|
|
|
|
regulator-min-microvolt = <400000>;
|
|
|
|
regulator-max-microvolt = <1975000>;
|
|
|
|
regulator-boot-on;
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
|
|
|
|
sw3b_reg: sw3b {
|
|
|
|
regulator-min-microvolt = <400000>;
|
|
|
|
regulator-max-microvolt = <1975000>;
|
|
|
|
regulator-boot-on;
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
|
|
|
|
sw4_reg: sw4 {
|
|
|
|
regulator-min-microvolt = <800000>;
|
|
|
|
regulator-max-microvolt = <3300000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
swbst_reg: swbst {
|
|
|
|
regulator-min-microvolt = <5000000>;
|
|
|
|
regulator-max-microvolt = <5150000>;
|
2015-11-07 05:40:30 +07:00
|
|
|
regulator-boot-on;
|
|
|
|
regulator-always-on;
|
2014-02-07 14:24:56 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
snvs_reg: vsnvs {
|
|
|
|
regulator-min-microvolt = <1000000>;
|
|
|
|
regulator-max-microvolt = <3000000>;
|
|
|
|
regulator-boot-on;
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
|
|
|
|
vref_reg: vrefddr {
|
|
|
|
regulator-boot-on;
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
|
|
|
|
vgen1_reg: vgen1 {
|
|
|
|
regulator-min-microvolt = <800000>;
|
|
|
|
regulator-max-microvolt = <1550000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
vgen2_reg: vgen2 {
|
|
|
|
regulator-min-microvolt = <800000>;
|
|
|
|
regulator-max-microvolt = <1550000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
vgen3_reg: vgen3 {
|
|
|
|
regulator-min-microvolt = <1800000>;
|
|
|
|
regulator-max-microvolt = <3300000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
vgen4_reg: vgen4 {
|
|
|
|
regulator-min-microvolt = <1800000>;
|
|
|
|
regulator-max-microvolt = <3300000>;
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
|
|
|
|
vgen5_reg: vgen5 {
|
|
|
|
regulator-min-microvolt = <1800000>;
|
|
|
|
regulator-max-microvolt = <3300000>;
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
|
|
|
|
vgen6_reg: vgen6 {
|
|
|
|
regulator-min-microvolt = <1800000>;
|
|
|
|
regulator-max-microvolt = <3300000>;
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
&i2c3 {
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c3>;
|
|
|
|
status = "okay";
|
|
|
|
|
2019-03-01 23:32:53 +07:00
|
|
|
sgtl5000: audio-codec@a {
|
2014-02-07 14:24:56 +07:00
|
|
|
compatible = "fsl,sgtl5000";
|
|
|
|
reg = <0x0a>;
|
2016-04-27 08:28:29 +07:00
|
|
|
clocks = <&clks IMX6QDL_CLK_CKO>;
|
2014-02-07 14:24:56 +07:00
|
|
|
VDDA-supply = <&sw4_reg>;
|
|
|
|
VDDIO-supply = <®_3p3v>;
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
touchscreen: egalax_ts@4 {
|
2014-02-07 14:24:56 +07:00
|
|
|
compatible = "eeti,egalax_ts";
|
|
|
|
reg = <0x04>;
|
|
|
|
interrupt-parent = <&gpio7>;
|
2014-09-09 13:07:28 +07:00
|
|
|
interrupts = <12 2>;
|
|
|
|
wakeup-gpios = <&gpio7 12 GPIO_ACTIVE_LOW>;
|
2014-02-07 14:24:56 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-09-09 13:07:30 +07:00
|
|
|
&ldb {
|
|
|
|
status = "okay";
|
2014-02-07 14:24:56 +07:00
|
|
|
|
2015-11-07 05:40:31 +07:00
|
|
|
lvds-channel@0 {
|
2014-09-09 13:07:30 +07:00
|
|
|
fsl,data-mapping = "spwg";
|
|
|
|
fsl,data-width = <18>;
|
|
|
|
status = "okay";
|
|
|
|
|
|
|
|
display-timings {
|
|
|
|
native-mode = <&timing0>;
|
|
|
|
timing0: hsd100pxn1 {
|
|
|
|
clock-frequency = <65000000>;
|
|
|
|
hactive = <1024>;
|
|
|
|
vactive = <768>;
|
|
|
|
hback-porch = <220>;
|
|
|
|
hfront-porch = <40>;
|
|
|
|
vback-porch = <21>;
|
|
|
|
vfront-porch = <7>;
|
|
|
|
hsync-len = <60>;
|
|
|
|
vsync-len = <10>;
|
|
|
|
};
|
2014-02-07 14:24:56 +07:00
|
|
|
};
|
2014-09-09 13:07:30 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
&pcie {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_pcie>;
|
|
|
|
reset-gpio = <&gpio1 29 GPIO_ACTIVE_LOW>;
|
|
|
|
status = "okay";
|
|
|
|
};
|
2014-02-07 14:24:56 +07:00
|
|
|
|
2015-11-20 03:02:03 +07:00
|
|
|
&pwm1 {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_pwm1>; /* MX6_DIO0 */
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
&pwm2 {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
&pwm3 {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-09-09 13:07:30 +07:00
|
|
|
&pwm4 {
|
2016-01-08 00:58:09 +07:00
|
|
|
pinctrl-names = "default", "state_dio";
|
|
|
|
pinctrl-0 = <&pinctrl_pwm4_backlight>;
|
|
|
|
pinctrl-1 = <&pinctrl_pwm4_dio>;
|
2014-09-09 13:07:30 +07:00
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&ssi1 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&ssi2 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&uart1 {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_uart1>;
|
2016-08-10 02:18:49 +07:00
|
|
|
rts-gpios = <&gpio7 1 GPIO_ACTIVE_HIGH>;
|
2014-09-09 13:07:30 +07:00
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&uart2 {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_uart2>;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&uart5 {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_uart5>;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&usbotg {
|
|
|
|
vbus-supply = <®_usb_otg_vbus>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_usbotg>;
|
|
|
|
disable-over-current;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&usbh1 {
|
|
|
|
vbus-supply = <®_usb_h1_vbus>;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&usdhc3 {
|
2015-06-29 19:08:56 +07:00
|
|
|
pinctrl-names = "default", "state_100mhz", "state_200mhz";
|
2014-09-09 13:07:30 +07:00
|
|
|
pinctrl-0 = <&pinctrl_usdhc3>;
|
2015-06-29 19:08:56 +07:00
|
|
|
pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
|
|
|
|
pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
|
2015-07-22 19:53:02 +07:00
|
|
|
cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>;
|
2014-09-09 13:07:30 +07:00
|
|
|
vmmc-supply = <®_3p3v>;
|
2015-06-29 19:08:56 +07:00
|
|
|
no-1-8-v; /* firmware will remove if board revision supports */
|
2014-09-09 13:07:30 +07:00
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2016-06-29 20:31:03 +07:00
|
|
|
&wdog1 {
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
&wdog2 {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_wdog>;
|
|
|
|
fsl,ext-reset-output;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2014-09-09 13:07:30 +07:00
|
|
|
&iomuxc {
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_audmux: audmuxgrp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0
|
|
|
|
MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0
|
|
|
|
MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0
|
|
|
|
MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0
|
|
|
|
MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* AUD4_MCK */
|
2019-03-01 23:32:53 +07:00
|
|
|
MX6QDL_PAD_EIM_D25__AUD5_RXC 0x130b0
|
|
|
|
MX6QDL_PAD_DISP0_DAT19__AUD5_RXD 0x130b0
|
|
|
|
MX6QDL_PAD_EIM_D24__AUD5_RXFS 0x130b0
|
2017-09-19 03:11:01 +07:00
|
|
|
>;
|
|
|
|
};
|
2014-02-07 14:24:56 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_enet: enetgrp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030
|
|
|
|
MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030
|
|
|
|
MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030
|
|
|
|
MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030
|
|
|
|
MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030
|
|
|
|
MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030
|
|
|
|
MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030
|
|
|
|
MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030
|
|
|
|
MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030
|
|
|
|
MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030
|
|
|
|
MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030
|
|
|
|
MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030
|
|
|
|
MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
|
|
|
|
MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
|
|
|
|
MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
|
|
|
|
MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
|
|
|
|
>;
|
|
|
|
};
|
2014-02-07 14:24:56 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_ecspi2: escpi2grp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_EIM_CS0__ECSPI2_SCLK 0x100b1
|
|
|
|
MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x100b1
|
|
|
|
MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x100b1
|
|
|
|
MX6QDL_PAD_EIM_RW__GPIO2_IO26 0x100b1
|
|
|
|
>;
|
|
|
|
};
|
2016-11-16 23:26:40 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_flexcan1: flexcan1grp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1
|
|
|
|
MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b1
|
|
|
|
MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x4001b0b0 /* CAN_STBY */
|
|
|
|
>;
|
|
|
|
};
|
2014-09-09 13:07:30 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_gpio_leds: gpioledsgrp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0
|
|
|
|
MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0
|
|
|
|
MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0
|
|
|
|
>;
|
|
|
|
};
|
2014-02-07 14:24:56 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_gpmi_nand: gpminandgrp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
|
|
|
|
MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
|
|
|
|
MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
|
|
|
|
MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
|
|
|
|
MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
|
|
|
|
MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
|
|
|
|
MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
|
|
|
|
MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
|
|
|
|
MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
|
|
|
|
MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
|
|
|
|
MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
|
|
|
|
MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
|
|
|
|
MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
|
|
|
|
MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
|
|
|
|
MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
|
|
|
|
>;
|
|
|
|
};
|
2014-02-07 14:24:56 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_i2c1: i2c1grp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
|
|
|
|
MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
|
|
|
|
>;
|
|
|
|
};
|
2014-02-07 14:24:56 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_i2c2: i2c2grp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
|
|
|
|
MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
|
|
|
|
>;
|
|
|
|
};
|
2014-02-07 14:24:56 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_i2c3: i2c3grp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
|
|
|
|
MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
|
|
|
|
>;
|
|
|
|
};
|
2014-02-07 14:24:56 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_pcie: pciegrp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b0b0 /* PCIE IRQ */
|
|
|
|
MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0 /* PCIE RST */
|
|
|
|
>;
|
|
|
|
};
|
2014-09-09 13:07:30 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_pps: ppsgrp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1
|
|
|
|
>;
|
|
|
|
};
|
2014-09-09 13:07:30 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_pwm1: pwm1grp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_GPIO_9__PWM1_OUT 0x1b0b1
|
|
|
|
>;
|
|
|
|
};
|
2015-11-20 03:02:03 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_pwm2: pwm2grp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1
|
|
|
|
>;
|
|
|
|
};
|
2015-11-20 03:02:03 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_pwm3: pwm3grp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1
|
|
|
|
>;
|
|
|
|
};
|
2015-11-20 03:02:03 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_pwm4_backlight: pwm4grpbacklight {
|
|
|
|
fsl,pins = <
|
|
|
|
/* LVDS_PWM J6.5 */
|
|
|
|
MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
|
|
|
|
>;
|
|
|
|
};
|
2014-05-01 13:32:30 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_pwm4_dio: pwm4grpdio {
|
|
|
|
fsl,pins = <
|
|
|
|
/* DIO3 J16.4 */
|
|
|
|
MX6QDL_PAD_SD4_DAT2__PWM4_OUT 0x1b0b1
|
|
|
|
>;
|
|
|
|
};
|
2016-01-08 00:58:09 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_uart1: uart1grp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1
|
|
|
|
MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1
|
|
|
|
MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x4001b0b1 /* TEN */
|
|
|
|
>;
|
|
|
|
};
|
2014-02-07 14:24:56 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_uart2: uart2grp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
|
|
|
|
MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
|
|
|
|
>;
|
|
|
|
};
|
2014-02-07 14:24:56 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_uart5: uart5grp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1
|
|
|
|
MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1
|
|
|
|
>;
|
|
|
|
};
|
2014-02-07 14:24:56 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_usbotg: usbotggrp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
|
|
|
|
MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 /* PWR_EN */
|
|
|
|
>;
|
|
|
|
};
|
2014-02-07 14:24:56 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_usdhc3: usdhc3grp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
|
|
|
|
MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
|
|
|
|
MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
|
|
|
|
MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
|
|
|
|
MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
|
|
|
|
MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
|
|
|
|
MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x17059 /* CD */
|
|
|
|
MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x17059
|
|
|
|
>;
|
|
|
|
};
|
2015-06-29 19:08:56 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_usdhc3_100mhz: usdhc3grp100mhz {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9
|
|
|
|
MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9
|
|
|
|
MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9
|
|
|
|
MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9
|
|
|
|
MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9
|
|
|
|
MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9
|
|
|
|
MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170b9 /* CD */
|
|
|
|
MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170b9
|
|
|
|
>;
|
|
|
|
};
|
2015-06-29 19:08:56 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_usdhc3_200mhz: usdhc3grp200mhz {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9
|
|
|
|
MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9
|
|
|
|
MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9
|
|
|
|
MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9
|
|
|
|
MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9
|
|
|
|
MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9
|
|
|
|
MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170f9 /* CD */
|
|
|
|
MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170f9
|
|
|
|
>;
|
|
|
|
};
|
2016-06-29 20:31:03 +07:00
|
|
|
|
2017-09-19 03:11:01 +07:00
|
|
|
pinctrl_wdog: wdoggrp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX6QDL_PAD_SD1_DAT3__WDOG2_B 0x1b0b0
|
|
|
|
>;
|
2014-02-07 14:24:56 +07:00
|
|
|
};
|
|
|
|
};
|