2008-01-16 14:24:52 +07:00
|
|
|
/*
|
|
|
|
* Device Tree Source for AMCC Haleakala (405EXr)
|
|
|
|
*
|
|
|
|
* Copyright 2008 DENX Software Engineering, Stefan Roese <sr@denx.de>
|
|
|
|
*
|
|
|
|
* This file is licensed under the terms of the GNU General Public
|
|
|
|
* License version 2. This program is licensed "as is" without
|
|
|
|
* any warranty of any kind, whether express or implied.
|
|
|
|
*/
|
|
|
|
|
2008-05-15 13:46:39 +07:00
|
|
|
/dts-v1/;
|
|
|
|
|
2008-01-16 14:24:52 +07:00
|
|
|
/ {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
model = "amcc,haleakala";
|
2008-03-20 17:33:39 +07:00
|
|
|
compatible = "amcc,haleakala", "amcc,kilauea";
|
2008-05-15 13:46:39 +07:00
|
|
|
dcr-parent = <&{/cpus/cpu@0}>;
|
2008-01-16 14:24:52 +07:00
|
|
|
|
|
|
|
aliases {
|
|
|
|
ethernet0 = &EMAC0;
|
|
|
|
serial0 = &UART0;
|
|
|
|
serial1 = &UART1;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
model = "PowerPC,405EXr";
|
2008-05-15 13:46:39 +07:00
|
|
|
reg = <0x00000000>;
|
2008-01-16 14:24:52 +07:00
|
|
|
clock-frequency = <0>; /* Filled in by U-Boot */
|
|
|
|
timebase-frequency = <0>; /* Filled in by U-Boot */
|
2008-05-15 13:46:39 +07:00
|
|
|
i-cache-line-size = <32>;
|
|
|
|
d-cache-line-size = <32>;
|
|
|
|
i-cache-size = <16384>; /* 16 kB */
|
|
|
|
d-cache-size = <16384>; /* 16 kB */
|
2008-01-16 14:24:52 +07:00
|
|
|
dcr-controller;
|
|
|
|
dcr-access-method = "native";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
memory {
|
|
|
|
device_type = "memory";
|
2008-05-15 13:46:39 +07:00
|
|
|
reg = <0x00000000 0x00000000>; /* Filled in by U-Boot */
|
2008-01-16 14:24:52 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
UIC0: interrupt-controller {
|
|
|
|
compatible = "ibm,uic-405exr", "ibm,uic";
|
|
|
|
interrupt-controller;
|
|
|
|
cell-index = <0>;
|
2008-05-15 13:46:39 +07:00
|
|
|
dcr-reg = <0x0c0 0x009>;
|
2008-01-16 14:24:52 +07:00
|
|
|
#address-cells = <0>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
UIC1: interrupt-controller1 {
|
|
|
|
compatible = "ibm,uic-405exr","ibm,uic";
|
|
|
|
interrupt-controller;
|
|
|
|
cell-index = <1>;
|
2008-05-15 13:46:39 +07:00
|
|
|
dcr-reg = <0x0d0 0x009>;
|
2008-01-16 14:24:52 +07:00
|
|
|
#address-cells = <0>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <2>;
|
2008-05-15 13:46:39 +07:00
|
|
|
interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
|
2008-01-16 14:24:52 +07:00
|
|
|
interrupt-parent = <&UIC0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
UIC2: interrupt-controller2 {
|
|
|
|
compatible = "ibm,uic-405exr","ibm,uic";
|
|
|
|
interrupt-controller;
|
|
|
|
cell-index = <2>;
|
2008-05-15 13:46:39 +07:00
|
|
|
dcr-reg = <0x0e0 0x009>;
|
2008-01-16 14:24:52 +07:00
|
|
|
#address-cells = <0>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <2>;
|
2008-05-15 13:46:39 +07:00
|
|
|
interrupts = <0x1c 0x4 0x1d 0x4>; /* cascade */
|
2008-01-16 14:24:52 +07:00
|
|
|
interrupt-parent = <&UIC0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
plb {
|
|
|
|
compatible = "ibm,plb-405exr", "ibm,plb4";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
clock-frequency = <0>; /* Filled in by U-Boot */
|
|
|
|
|
|
|
|
SDRAM0: memory-controller {
|
2008-12-18 19:34:05 +07:00
|
|
|
compatible = "ibm,sdram-405exr", "ibm,sdram-4xx-ddr2";
|
2008-05-15 13:46:39 +07:00
|
|
|
dcr-reg = <0x010 0x002>;
|
2008-12-18 19:34:05 +07:00
|
|
|
interrupt-parent = <&UIC2>;
|
|
|
|
interrupts = <0x5 0x4 /* ECC DED Error */
|
|
|
|
0x6 0x4>; /* ECC SEC Error */
|
2008-01-16 14:24:52 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
MAL0: mcmal {
|
|
|
|
compatible = "ibm,mcmal-405exr", "ibm,mcmal2";
|
2008-05-15 13:46:39 +07:00
|
|
|
dcr-reg = <0x180 0x062>;
|
2008-01-16 14:24:52 +07:00
|
|
|
num-tx-chans = <2>;
|
|
|
|
num-rx-chans = <2>;
|
|
|
|
interrupt-parent = <&MAL0>;
|
2008-05-15 13:46:39 +07:00
|
|
|
interrupts = <0x0 0x1 0x2 0x3 0x4>;
|
2008-01-16 14:24:52 +07:00
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#address-cells = <0>;
|
|
|
|
#size-cells = <0>;
|
2008-05-15 13:46:39 +07:00
|
|
|
interrupt-map = </*TXEOB*/ 0x0 &UIC0 0xa 0x4
|
|
|
|
/*RXEOB*/ 0x1 &UIC0 0xb 0x4
|
|
|
|
/*SERR*/ 0x2 &UIC1 0x0 0x4
|
|
|
|
/*TXDE*/ 0x3 &UIC1 0x1 0x4
|
|
|
|
/*RXDE*/ 0x4 &UIC1 0x2 0x4>;
|
|
|
|
interrupt-map-mask = <0xffffffff>;
|
2008-01-16 14:24:52 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
POB0: opb {
|
|
|
|
compatible = "ibm,opb-405exr", "ibm,opb";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2008-05-15 13:46:39 +07:00
|
|
|
ranges = <0x80000000 0x80000000 0x10000000
|
|
|
|
0xef600000 0xef600000 0x00a00000
|
|
|
|
0xf0000000 0xf0000000 0x10000000>;
|
|
|
|
dcr-reg = <0x0a0 0x005>;
|
2008-01-16 14:24:52 +07:00
|
|
|
clock-frequency = <0>; /* Filled in by U-Boot */
|
|
|
|
|
|
|
|
EBC0: ebc {
|
|
|
|
compatible = "ibm,ebc-405exr", "ibm,ebc";
|
2008-05-15 13:46:39 +07:00
|
|
|
dcr-reg = <0x012 0x002>;
|
2008-01-16 14:24:52 +07:00
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
clock-frequency = <0>; /* Filled in by U-Boot */
|
|
|
|
/* ranges property is supplied by U-Boot */
|
2008-05-15 13:46:39 +07:00
|
|
|
interrupts = <0x5 0x1>;
|
2008-01-16 14:24:52 +07:00
|
|
|
interrupt-parent = <&UIC1>;
|
|
|
|
|
|
|
|
nor_flash@0,0 {
|
|
|
|
compatible = "amd,s29gl512n", "cfi-flash";
|
|
|
|
bank-width = <2>;
|
2008-05-15 13:46:39 +07:00
|
|
|
reg = <0x00000000 0x00000000 0x04000000>;
|
2008-01-16 14:24:52 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
partition@0 {
|
|
|
|
label = "kernel";
|
2008-05-15 13:46:39 +07:00
|
|
|
reg = <0x00000000 0x00200000>;
|
2008-01-16 14:24:52 +07:00
|
|
|
};
|
|
|
|
partition@200000 {
|
|
|
|
label = "root";
|
2008-05-15 13:46:39 +07:00
|
|
|
reg = <0x00200000 0x00200000>;
|
2008-01-16 14:24:52 +07:00
|
|
|
};
|
|
|
|
partition@400000 {
|
|
|
|
label = "user";
|
2008-05-15 13:46:39 +07:00
|
|
|
reg = <0x00400000 0x03b60000>;
|
2008-01-16 14:24:52 +07:00
|
|
|
};
|
|
|
|
partition@3f60000 {
|
|
|
|
label = "env";
|
2008-05-15 13:46:39 +07:00
|
|
|
reg = <0x03f60000 0x00040000>;
|
2008-01-16 14:24:52 +07:00
|
|
|
};
|
|
|
|
partition@3fa0000 {
|
|
|
|
label = "u-boot";
|
2008-05-15 13:46:39 +07:00
|
|
|
reg = <0x03fa0000 0x00060000>;
|
2008-01-16 14:24:52 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
UART0: serial@ef600200 {
|
|
|
|
device_type = "serial";
|
|
|
|
compatible = "ns16550";
|
2008-05-15 13:46:39 +07:00
|
|
|
reg = <0xef600200 0x00000008>;
|
|
|
|
virtual-reg = <0xef600200>;
|
2008-01-16 14:24:52 +07:00
|
|
|
clock-frequency = <0>; /* Filled in by U-Boot */
|
|
|
|
current-speed = <0>;
|
|
|
|
interrupt-parent = <&UIC0>;
|
2008-05-15 13:46:39 +07:00
|
|
|
interrupts = <0x1a 0x4>;
|
2008-01-16 14:24:52 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
UART1: serial@ef600300 {
|
|
|
|
device_type = "serial";
|
|
|
|
compatible = "ns16550";
|
2008-05-15 13:46:39 +07:00
|
|
|
reg = <0xef600300 0x00000008>;
|
|
|
|
virtual-reg = <0xef600300>;
|
2008-01-16 14:24:52 +07:00
|
|
|
clock-frequency = <0>; /* Filled in by U-Boot */
|
|
|
|
current-speed = <0>;
|
|
|
|
interrupt-parent = <&UIC0>;
|
2008-05-15 13:46:39 +07:00
|
|
|
interrupts = <0x1 0x4>;
|
2008-01-16 14:24:52 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
IIC0: i2c@ef600400 {
|
|
|
|
compatible = "ibm,iic-405exr", "ibm,iic";
|
2008-05-15 13:46:39 +07:00
|
|
|
reg = <0xef600400 0x00000014>;
|
2008-01-16 14:24:52 +07:00
|
|
|
interrupt-parent = <&UIC0>;
|
2008-05-15 13:46:39 +07:00
|
|
|
interrupts = <0x2 0x4>;
|
2008-01-16 14:24:52 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
IIC1: i2c@ef600500 {
|
|
|
|
compatible = "ibm,iic-405exr", "ibm,iic";
|
2008-05-15 13:46:39 +07:00
|
|
|
reg = <0xef600500 0x00000014>;
|
2008-01-16 14:24:52 +07:00
|
|
|
interrupt-parent = <&UIC0>;
|
2008-05-15 13:46:39 +07:00
|
|
|
interrupts = <0x7 0x4>;
|
2008-01-16 14:24:52 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
RGMII0: emac-rgmii@ef600b00 {
|
|
|
|
compatible = "ibm,rgmii-405exr", "ibm,rgmii";
|
2008-05-15 13:46:39 +07:00
|
|
|
reg = <0xef600b00 0x00000104>;
|
2008-01-16 14:24:52 +07:00
|
|
|
has-mdio;
|
|
|
|
};
|
|
|
|
|
|
|
|
EMAC0: ethernet@ef600900 {
|
2008-05-15 13:46:39 +07:00
|
|
|
linux,network-index = <0x0>;
|
2008-01-16 14:24:52 +07:00
|
|
|
device_type = "network";
|
ibm_newemac: Parameterize EMAC Multicast Match Handling
Various instances of the EMAC core have varying: 1) number of address
match slots, 2) width of the registers for handling address match slots,
3) number of registers for handling address match slots and 4) base
offset for those registers.
As the driver stands today, it assumes that all EMACs have 4 IAHT and
GAHT 32-bit registers, starting at offset 0x30 from the register base,
with only 16-bits of each used for a total of 64 match slots.
The 405EX(r) and 460EX now use the EMAC4SYNC core rather than the EMAC4
core. This core has 8 IAHT and GAHT registers, starting at offset 0x80
from the register base, with ALL 32-bits of each used for a total of
256 match slots.
This adds a new compatible device tree entry "emac4sync" and a new,
related feature flag "EMAC_FTR_EMAC4SYNC" along with a series of macros
and inlines which supply the appropriate parameterized value based on
the presence or absence of the EMAC4SYNC feature.
The code has further been reworked where appropriate to use those macros
and inlines.
In addition, the register size passed to ioremap is now taken from the
device tree:
c4 for EMAC4SYNC cores
74 for EMAC4 cores
70 for EMAC cores
rather than sizeof (emac_regs).
Finally, the device trees have been updated with the appropriate compatible
entries and resource sizes.
This has been tested on an AMCC Haleakala board such that: 1) inbound
ICMP requests to 'haleakala.local' via MDNS from both Mac OS X 10.4.11
and Ubuntu 8.04 systems as well as 2) outbound ICMP requests from
'haleakala.local' to those same systems in the '.local' domain via MDNS
now work.
Signed-off-by: Grant Erickson <gerickson@nuovations.com>
Acked-by: Jeff Garzik <jgarzik@pobox.com>
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
2008-07-08 05:03:11 +07:00
|
|
|
compatible = "ibm,emac-405exr", "ibm,emac4sync";
|
2008-01-16 14:24:52 +07:00
|
|
|
interrupt-parent = <&EMAC0>;
|
2008-05-15 13:46:39 +07:00
|
|
|
interrupts = <0x0 0x1>;
|
2008-01-16 14:24:52 +07:00
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#address-cells = <0>;
|
|
|
|
#size-cells = <0>;
|
2008-05-15 13:46:39 +07:00
|
|
|
interrupt-map = </*Status*/ 0x0 &UIC0 0x18 0x4
|
|
|
|
/*Wake*/ 0x1 &UIC1 0x1d 0x4>;
|
ibm_newemac: Parameterize EMAC Multicast Match Handling
Various instances of the EMAC core have varying: 1) number of address
match slots, 2) width of the registers for handling address match slots,
3) number of registers for handling address match slots and 4) base
offset for those registers.
As the driver stands today, it assumes that all EMACs have 4 IAHT and
GAHT 32-bit registers, starting at offset 0x30 from the register base,
with only 16-bits of each used for a total of 64 match slots.
The 405EX(r) and 460EX now use the EMAC4SYNC core rather than the EMAC4
core. This core has 8 IAHT and GAHT registers, starting at offset 0x80
from the register base, with ALL 32-bits of each used for a total of
256 match slots.
This adds a new compatible device tree entry "emac4sync" and a new,
related feature flag "EMAC_FTR_EMAC4SYNC" along with a series of macros
and inlines which supply the appropriate parameterized value based on
the presence or absence of the EMAC4SYNC feature.
The code has further been reworked where appropriate to use those macros
and inlines.
In addition, the register size passed to ioremap is now taken from the
device tree:
c4 for EMAC4SYNC cores
74 for EMAC4 cores
70 for EMAC cores
rather than sizeof (emac_regs).
Finally, the device trees have been updated with the appropriate compatible
entries and resource sizes.
This has been tested on an AMCC Haleakala board such that: 1) inbound
ICMP requests to 'haleakala.local' via MDNS from both Mac OS X 10.4.11
and Ubuntu 8.04 systems as well as 2) outbound ICMP requests from
'haleakala.local' to those same systems in the '.local' domain via MDNS
now work.
Signed-off-by: Grant Erickson <gerickson@nuovations.com>
Acked-by: Jeff Garzik <jgarzik@pobox.com>
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
2008-07-08 05:03:11 +07:00
|
|
|
reg = <0xef600900 0x000000c4>;
|
2008-01-16 14:24:52 +07:00
|
|
|
local-mac-address = [000000000000]; /* Filled in by U-Boot */
|
|
|
|
mal-device = <&MAL0>;
|
|
|
|
mal-tx-channel = <0>;
|
|
|
|
mal-rx-channel = <0>;
|
|
|
|
cell-index = <0>;
|
2008-05-15 13:46:39 +07:00
|
|
|
max-frame-size = <9000>;
|
|
|
|
rx-fifo-size = <4096>;
|
|
|
|
tx-fifo-size = <2048>;
|
2009-10-08 13:33:29 +07:00
|
|
|
rx-fifo-size-gige = <16384>;
|
|
|
|
tx-fifo-size-gige = <16384>;
|
2008-01-16 14:24:52 +07:00
|
|
|
phy-mode = "rgmii";
|
2008-05-15 13:46:39 +07:00
|
|
|
phy-map = <0x00000000>;
|
2008-01-16 14:24:52 +07:00
|
|
|
rgmii-device = <&RGMII0>;
|
|
|
|
rgmii-channel = <0>;
|
|
|
|
has-inverted-stacr-oc;
|
|
|
|
has-new-stacr-staopc;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
PCIE0: pciex@0a0000000 {
|
|
|
|
device_type = "pci";
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-02-20 17:45:58 +07:00
|
|
|
compatible = "ibm,plb-pciex-405ex", "ibm,plb-pciex";
|
2008-01-16 14:24:52 +07:00
|
|
|
primary;
|
2008-05-15 13:46:39 +07:00
|
|
|
port = <0x0>; /* port number */
|
|
|
|
reg = <0xa0000000 0x20000000 /* Config space access */
|
|
|
|
0xef000000 0x00001000>; /* Registers */
|
|
|
|
dcr-reg = <0x040 0x020>;
|
|
|
|
sdr-base = <0x400>;
|
2008-01-16 14:24:52 +07:00
|
|
|
|
|
|
|
/* Outbound ranges, one memory and one IO,
|
|
|
|
* later cannot be changed
|
|
|
|
*/
|
2008-05-15 13:46:39 +07:00
|
|
|
ranges = <0x02000000 0x00000000 0x80000000 0x90000000 0x00000000 0x08000000
|
|
|
|
0x01000000 0x00000000 0x00000000 0xe0000000 0x00000000 0x00010000>;
|
2008-01-16 14:24:52 +07:00
|
|
|
|
|
|
|
/* Inbound 2GB range starting at 0 */
|
2008-05-15 13:46:39 +07:00
|
|
|
dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x80000000>;
|
2008-01-16 14:24:52 +07:00
|
|
|
|
|
|
|
/* This drives busses 0x00 to 0x3f */
|
2008-05-15 13:46:39 +07:00
|
|
|
bus-range = <0x0 0x3f>;
|
2008-01-16 14:24:52 +07:00
|
|
|
|
|
|
|
/* Legacy interrupts (note the weird polarity, the bridge seems
|
|
|
|
* to invert PCIe legacy interrupts).
|
|
|
|
* We are de-swizzling here because the numbers are actually for
|
|
|
|
* port of the root complex virtual P2P bridge. But I want
|
|
|
|
* to avoid putting a node for it in the tree, so the numbers
|
|
|
|
* below are basically de-swizzled numbers.
|
|
|
|
* The real slot is on idsel 0, so the swizzling is 1:1
|
|
|
|
*/
|
2008-05-15 13:46:39 +07:00
|
|
|
interrupt-map-mask = <0x0 0x0 0x0 0x7>;
|
2008-01-16 14:24:52 +07:00
|
|
|
interrupt-map = <
|
2008-05-15 13:46:39 +07:00
|
|
|
0x0 0x0 0x0 0x1 &UIC2 0x0 0x4 /* swizzled int A */
|
|
|
|
0x0 0x0 0x0 0x2 &UIC2 0x1 0x4 /* swizzled int B */
|
|
|
|
0x0 0x0 0x0 0x3 &UIC2 0x2 0x4 /* swizzled int C */
|
|
|
|
0x0 0x0 0x0 0x4 &UIC2 0x3 0x4 /* swizzled int D */>;
|
2008-01-16 14:24:52 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|