2007-09-19 02:12:50 +07:00
|
|
|
#ifndef LINUX_SSB_MIPSCORE_H_
|
|
|
|
#define LINUX_SSB_MIPSCORE_H_
|
|
|
|
|
|
|
|
#ifdef CONFIG_SSB_DRIVER_MIPS
|
|
|
|
|
|
|
|
struct ssb_device;
|
|
|
|
|
|
|
|
struct ssb_serial_port {
|
|
|
|
void *regs;
|
|
|
|
unsigned long clockspeed;
|
|
|
|
unsigned int irq;
|
|
|
|
unsigned int baud_base;
|
|
|
|
unsigned int reg_shift;
|
|
|
|
};
|
|
|
|
|
2012-09-30 01:36:17 +07:00
|
|
|
struct ssb_pflash {
|
2012-09-30 01:36:18 +07:00
|
|
|
bool present;
|
2012-09-30 01:36:17 +07:00
|
|
|
u8 buswidth;
|
|
|
|
u32 window;
|
|
|
|
u32 window_size;
|
|
|
|
};
|
2007-09-19 02:12:50 +07:00
|
|
|
|
|
|
|
struct ssb_mipscore {
|
|
|
|
struct ssb_device *dev;
|
|
|
|
|
|
|
|
int nr_serial_ports;
|
|
|
|
struct ssb_serial_port serial_ports[4];
|
|
|
|
|
2012-09-30 01:36:17 +07:00
|
|
|
struct ssb_pflash pflash;
|
2007-09-19 02:12:50 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
extern void ssb_mipscore_init(struct ssb_mipscore *mcore);
|
|
|
|
extern u32 ssb_cpu_clock(struct ssb_mipscore *mcore);
|
|
|
|
|
|
|
|
extern unsigned int ssb_mips_irq(struct ssb_device *dev);
|
|
|
|
|
|
|
|
|
|
|
|
#else /* CONFIG_SSB_DRIVER_MIPS */
|
|
|
|
|
|
|
|
struct ssb_mipscore {
|
|
|
|
};
|
|
|
|
|
|
|
|
static inline
|
|
|
|
void ssb_mipscore_init(struct ssb_mipscore *mcore)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* CONFIG_SSB_DRIVER_MIPS */
|
|
|
|
|
|
|
|
#endif /* LINUX_SSB_MIPSCORE_H_ */
|