2011-12-14 22:03:13 +07:00
|
|
|
/include/ "skeleton.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "nvidia,tegra30";
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
|
2012-10-29 17:25:45 +07:00
|
|
|
cache-controller@50043000 {
|
|
|
|
compatible = "arm,pl310-cache";
|
|
|
|
reg = <0x50043000 0x1000>;
|
|
|
|
arm,data-latency = <6 6 2>;
|
|
|
|
arm,tag-latency = <5 5 2>;
|
|
|
|
cache-unified;
|
|
|
|
cache-level = <2>;
|
|
|
|
};
|
|
|
|
|
2012-05-12 05:17:47 +07:00
|
|
|
intc: interrupt-controller {
|
2011-12-14 22:03:13 +07:00
|
|
|
compatible = "arm,cortex-a9-gic";
|
2012-05-12 05:26:03 +07:00
|
|
|
reg = <0x50041000 0x1000
|
|
|
|
0x50040100 0x0100>;
|
2012-05-12 06:12:52 +07:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
2011-12-14 22:03:13 +07:00
|
|
|
};
|
|
|
|
|
2012-05-12 05:17:47 +07:00
|
|
|
apbdma: dma {
|
2012-01-12 06:09:54 +07:00
|
|
|
compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
|
|
|
|
reg = <0x6000a000 0x1400>;
|
2012-05-12 05:11:38 +07:00
|
|
|
interrupts = <0 104 0x04
|
|
|
|
0 105 0x04
|
|
|
|
0 106 0x04
|
|
|
|
0 107 0x04
|
|
|
|
0 108 0x04
|
|
|
|
0 109 0x04
|
|
|
|
0 110 0x04
|
|
|
|
0 111 0x04
|
|
|
|
0 112 0x04
|
|
|
|
0 113 0x04
|
|
|
|
0 114 0x04
|
|
|
|
0 115 0x04
|
|
|
|
0 116 0x04
|
|
|
|
0 117 0x04
|
|
|
|
0 118 0x04
|
|
|
|
0 119 0x04
|
|
|
|
0 128 0x04
|
|
|
|
0 129 0x04
|
|
|
|
0 130 0x04
|
|
|
|
0 131 0x04
|
|
|
|
0 132 0x04
|
|
|
|
0 133 0x04
|
|
|
|
0 134 0x04
|
|
|
|
0 135 0x04
|
|
|
|
0 136 0x04
|
|
|
|
0 137 0x04
|
|
|
|
0 138 0x04
|
|
|
|
0 139 0x04
|
|
|
|
0 140 0x04
|
|
|
|
0 141 0x04
|
|
|
|
0 142 0x04
|
|
|
|
0 143 0x04>;
|
2012-01-12 06:09:54 +07:00
|
|
|
};
|
|
|
|
|
2012-05-12 06:03:26 +07:00
|
|
|
ahb: ahb {
|
|
|
|
compatible = "nvidia,tegra30-ahb";
|
|
|
|
reg = <0x6000c004 0x14c>; /* AHB Arbitration + Gizmo Controller */
|
2011-12-14 22:03:13 +07:00
|
|
|
};
|
|
|
|
|
2012-05-12 05:17:47 +07:00
|
|
|
gpio: gpio {
|
2011-12-14 22:03:13 +07:00
|
|
|
compatible = "nvidia,tegra30-gpio", "nvidia,tegra20-gpio";
|
2012-05-12 05:11:38 +07:00
|
|
|
reg = <0x6000d000 0x1000>;
|
|
|
|
interrupts = <0 32 0x04
|
|
|
|
0 33 0x04
|
|
|
|
0 34 0x04
|
|
|
|
0 35 0x04
|
|
|
|
0 55 0x04
|
|
|
|
0 87 0x04
|
|
|
|
0 89 0x04
|
|
|
|
0 125 0x04>;
|
2011-12-14 22:03:13 +07:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
2012-01-04 15:39:37 +07:00
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2011-12-14 22:03:13 +07:00
|
|
|
};
|
|
|
|
|
2012-05-12 06:03:26 +07:00
|
|
|
pinmux: pinmux {
|
|
|
|
compatible = "nvidia,tegra30-pinmux";
|
|
|
|
reg = <0x70000868 0xd0 /* Pad control registers */
|
|
|
|
0x70003000 0x3e0>; /* Mux registers */
|
|
|
|
};
|
|
|
|
|
2011-12-14 22:03:13 +07:00
|
|
|
serial@70006000 {
|
|
|
|
compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
|
|
|
|
reg = <0x70006000 0x40>;
|
|
|
|
reg-shift = <2>;
|
2012-05-12 05:11:38 +07:00
|
|
|
interrupts = <0 36 0x04>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2011-12-14 22:03:13 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
serial@70006040 {
|
|
|
|
compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
|
|
|
|
reg = <0x70006040 0x40>;
|
|
|
|
reg-shift = <2>;
|
2012-05-12 05:11:38 +07:00
|
|
|
interrupts = <0 37 0x04>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2011-12-14 22:03:13 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
serial@70006200 {
|
|
|
|
compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
|
|
|
|
reg = <0x70006200 0x100>;
|
|
|
|
reg-shift = <2>;
|
2012-05-12 05:11:38 +07:00
|
|
|
interrupts = <0 46 0x04>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2011-12-14 22:03:13 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
serial@70006300 {
|
|
|
|
compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
|
|
|
|
reg = <0x70006300 0x100>;
|
|
|
|
reg-shift = <2>;
|
2012-05-12 05:11:38 +07:00
|
|
|
interrupts = <0 90 0x04>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2011-12-14 22:03:13 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
serial@70006400 {
|
|
|
|
compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
|
|
|
|
reg = <0x70006400 0x100>;
|
|
|
|
reg-shift = <2>;
|
2012-05-12 05:11:38 +07:00
|
|
|
interrupts = <0 91 0x04>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2011-12-14 22:03:13 +07:00
|
|
|
};
|
|
|
|
|
2012-09-20 22:06:05 +07:00
|
|
|
pwm: pwm {
|
2011-12-21 14:04:13 +07:00
|
|
|
compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
|
|
|
|
reg = <0x7000a000 0x100>;
|
|
|
|
#pwm-cells = <2>;
|
|
|
|
};
|
|
|
|
|
2012-05-12 06:03:26 +07:00
|
|
|
i2c@7000c000 {
|
|
|
|
compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
|
|
|
|
reg = <0x7000c000 0x100>;
|
|
|
|
interrupts = <0 38 0x04>;
|
2012-05-12 06:12:52 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2011-12-14 22:03:13 +07:00
|
|
|
};
|
|
|
|
|
2012-05-12 06:03:26 +07:00
|
|
|
i2c@7000c400 {
|
|
|
|
compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
|
|
|
|
reg = <0x7000c400 0x100>;
|
|
|
|
interrupts = <0 84 0x04>;
|
2012-05-12 06:12:52 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2011-12-14 22:03:13 +07:00
|
|
|
};
|
|
|
|
|
2012-05-12 06:03:26 +07:00
|
|
|
i2c@7000c500 {
|
|
|
|
compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
|
|
|
|
reg = <0x7000c500 0x100>;
|
|
|
|
interrupts = <0 92 0x04>;
|
2012-05-12 06:12:52 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2011-12-14 22:03:13 +07:00
|
|
|
};
|
|
|
|
|
2012-05-12 06:03:26 +07:00
|
|
|
i2c@7000c700 {
|
|
|
|
compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
|
|
|
|
reg = <0x7000c700 0x100>;
|
|
|
|
interrupts = <0 120 0x04>;
|
2012-05-12 06:12:52 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2011-12-14 22:03:13 +07:00
|
|
|
};
|
|
|
|
|
2012-05-12 06:03:26 +07:00
|
|
|
i2c@7000d000 {
|
|
|
|
compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
|
|
|
|
reg = <0x7000d000 0x100>;
|
|
|
|
interrupts = <0 53 0x04>;
|
2012-05-12 06:12:52 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2012-05-12 06:03:26 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
pmc {
|
|
|
|
compatible = "nvidia,tegra20-pmc", "nvidia,tegra30-pmc";
|
|
|
|
reg = <0x7000e400 0x400>;
|
|
|
|
};
|
|
|
|
|
2012-05-17 02:47:44 +07:00
|
|
|
memory-controller {
|
2012-05-12 06:03:26 +07:00
|
|
|
compatible = "nvidia,tegra30-mc";
|
|
|
|
reg = <0x7000f000 0x010
|
|
|
|
0x7000f03c 0x1b4
|
|
|
|
0x7000f200 0x028
|
|
|
|
0x7000f284 0x17c>;
|
|
|
|
interrupts = <0 77 0x04>;
|
|
|
|
};
|
|
|
|
|
|
|
|
smmu {
|
|
|
|
compatible = "nvidia,tegra30-smmu";
|
|
|
|
reg = <0x7000f010 0x02c
|
|
|
|
0x7000f1f0 0x010
|
|
|
|
0x7000f228 0x05c>;
|
|
|
|
nvidia,#asids = <4>; /* # of ASIDs */
|
|
|
|
dma-window = <0 0x40000000>; /* IOVA start & length */
|
|
|
|
nvidia,ahb = <&ahb>;
|
2011-12-14 22:03:13 +07:00
|
|
|
};
|
2012-03-28 01:40:53 +07:00
|
|
|
|
|
|
|
ahub {
|
|
|
|
compatible = "nvidia,tegra30-ahub";
|
2012-05-12 05:26:03 +07:00
|
|
|
reg = <0x70080000 0x200
|
|
|
|
0x70080200 0x100>;
|
2012-05-12 05:11:38 +07:00
|
|
|
interrupts = <0 103 0x04>;
|
2012-03-28 01:40:53 +07:00
|
|
|
nvidia,dma-request-selector = <&apbdma 1>;
|
|
|
|
|
|
|
|
ranges;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
|
|
|
tegra_i2s0: i2s@70080300 {
|
|
|
|
compatible = "nvidia,tegra30-i2s";
|
|
|
|
reg = <0x70080300 0x100>;
|
|
|
|
nvidia,ahub-cif-ids = <4 4>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2012-03-28 01:40:53 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
tegra_i2s1: i2s@70080400 {
|
|
|
|
compatible = "nvidia,tegra30-i2s";
|
|
|
|
reg = <0x70080400 0x100>;
|
|
|
|
nvidia,ahub-cif-ids = <5 5>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2012-03-28 01:40:53 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
tegra_i2s2: i2s@70080500 {
|
|
|
|
compatible = "nvidia,tegra30-i2s";
|
|
|
|
reg = <0x70080500 0x100>;
|
|
|
|
nvidia,ahub-cif-ids = <6 6>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2012-03-28 01:40:53 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
tegra_i2s3: i2s@70080600 {
|
|
|
|
compatible = "nvidia,tegra30-i2s";
|
|
|
|
reg = <0x70080600 0x100>;
|
|
|
|
nvidia,ahub-cif-ids = <7 7>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2012-03-28 01:40:53 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
tegra_i2s4: i2s@70080700 {
|
|
|
|
compatible = "nvidia,tegra30-i2s";
|
|
|
|
reg = <0x70080700 0x100>;
|
|
|
|
nvidia,ahub-cif-ids = <8 8>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2012-03-28 01:40:53 +07:00
|
|
|
};
|
|
|
|
};
|
2012-05-07 13:43:47 +07:00
|
|
|
|
2012-05-12 06:03:26 +07:00
|
|
|
sdhci@78000000 {
|
|
|
|
compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
|
|
|
|
reg = <0x78000000 0x200>;
|
|
|
|
interrupts = <0 14 0x04>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2012-05-07 13:43:47 +07:00
|
|
|
};
|
2012-05-10 04:42:33 +07:00
|
|
|
|
2012-05-12 06:03:26 +07:00
|
|
|
sdhci@78000200 {
|
|
|
|
compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
|
|
|
|
reg = <0x78000200 0x200>;
|
|
|
|
interrupts = <0 15 0x04>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2012-05-10 04:42:33 +07:00
|
|
|
};
|
2012-05-10 04:50:21 +07:00
|
|
|
|
2012-05-12 06:03:26 +07:00
|
|
|
sdhci@78000400 {
|
|
|
|
compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
|
|
|
|
reg = <0x78000400 0x200>;
|
|
|
|
interrupts = <0 19 0x04>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2012-05-12 06:03:26 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
sdhci@78000600 {
|
|
|
|
compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
|
|
|
|
reg = <0x78000600 0x200>;
|
|
|
|
interrupts = <0 31 0x04>;
|
2012-06-12 02:09:45 +07:00
|
|
|
status = "disabled";
|
2012-05-12 06:03:26 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
pmu {
|
|
|
|
compatible = "arm,cortex-a9-pmu";
|
|
|
|
interrupts = <0 144 0x04
|
|
|
|
0 145 0x04
|
|
|
|
0 146 0x04
|
|
|
|
0 147 0x04>;
|
2012-05-10 04:50:21 +07:00
|
|
|
};
|
2011-12-14 22:03:13 +07:00
|
|
|
};
|