2007-03-20 23:19:10 +07:00
|
|
|
/*
|
2007-08-17 21:26:40 +07:00
|
|
|
* MPC85xx DS Board Setup
|
2007-03-20 23:19:10 +07:00
|
|
|
*
|
|
|
|
* Author Xianghua Xiao (x.xiao@freescale.com)
|
2007-07-13 17:05:08 +07:00
|
|
|
* Roy Zang <tie-fei.zang@freescale.com>
|
|
|
|
* - Add PCI/PCI Exprees support
|
2007-03-20 23:19:10 +07:00
|
|
|
* Copyright 2007 Freescale Semiconductor Inc.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/stddef.h>
|
|
|
|
#include <linux/kernel.h>
|
2007-07-13 17:05:08 +07:00
|
|
|
#include <linux/pci.h>
|
2007-03-20 23:19:10 +07:00
|
|
|
#include <linux/kdev_t.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/seq_file.h>
|
2007-07-13 17:05:08 +07:00
|
|
|
#include <linux/interrupt.h>
|
2008-03-15 06:01:30 +07:00
|
|
|
#include <linux/of_platform.h>
|
2007-03-20 23:19:10 +07:00
|
|
|
|
|
|
|
#include <asm/time.h>
|
|
|
|
#include <asm/machdep.h>
|
2007-07-13 17:05:08 +07:00
|
|
|
#include <asm/pci-bridge.h>
|
2007-03-20 23:19:10 +07:00
|
|
|
#include <mm/mmu_decl.h>
|
|
|
|
#include <asm/prom.h>
|
|
|
|
#include <asm/udbg.h>
|
|
|
|
#include <asm/mpic.h>
|
|
|
|
#include <asm/i8259.h>
|
2009-05-15 12:37:35 +07:00
|
|
|
#include <asm/swiotlb.h>
|
2007-03-20 23:19:10 +07:00
|
|
|
|
|
|
|
#include <sysdev/fsl_soc.h>
|
2007-07-13 17:05:08 +07:00
|
|
|
#include <sysdev/fsl_pci.h>
|
2011-12-02 13:27:58 +07:00
|
|
|
#include "smp.h"
|
2007-03-20 23:19:10 +07:00
|
|
|
|
2011-11-18 00:56:16 +07:00
|
|
|
#include "mpc85xx.h"
|
|
|
|
|
2007-03-20 23:19:10 +07:00
|
|
|
#undef DEBUG
|
|
|
|
|
|
|
|
#ifdef DEBUG
|
2008-03-29 04:21:07 +07:00
|
|
|
#define DBG(fmt, args...) printk(KERN_ERR "%s: " fmt, __func__, ## args)
|
2007-03-20 23:19:10 +07:00
|
|
|
#else
|
|
|
|
#define DBG(fmt, args...)
|
|
|
|
#endif
|
|
|
|
|
2007-07-13 17:05:08 +07:00
|
|
|
#ifdef CONFIG_PPC_I8259
|
2007-08-17 21:26:40 +07:00
|
|
|
static void mpc85xx_8259_cascade(unsigned int irq, struct irq_desc *desc)
|
2007-07-13 17:05:08 +07:00
|
|
|
{
|
2011-03-25 22:45:20 +07:00
|
|
|
struct irq_chip *chip = irq_desc_get_chip(desc);
|
2007-07-13 17:05:08 +07:00
|
|
|
unsigned int cascade_irq = i8259_irq();
|
|
|
|
|
|
|
|
if (cascade_irq != NO_IRQ) {
|
|
|
|
generic_handle_irq(cascade_irq);
|
|
|
|
}
|
2011-03-07 20:59:19 +07:00
|
|
|
chip->irq_eoi(&desc->irq_data);
|
2007-07-13 17:05:08 +07:00
|
|
|
}
|
|
|
|
#endif /* CONFIG_PPC_I8259 */
|
2007-03-20 23:19:10 +07:00
|
|
|
|
2007-08-17 21:26:40 +07:00
|
|
|
void __init mpc85xx_ds_pic_init(void)
|
2007-03-20 23:19:10 +07:00
|
|
|
{
|
|
|
|
struct mpic *mpic;
|
|
|
|
#ifdef CONFIG_PPC_I8259
|
2011-12-02 13:28:02 +07:00
|
|
|
struct device_node *np;
|
2007-03-20 23:19:10 +07:00
|
|
|
struct device_node *cascade_node = NULL;
|
|
|
|
int cascade_irq;
|
|
|
|
#endif
|
2008-11-13 20:46:12 +07:00
|
|
|
unsigned long root = of_get_flat_dt_root();
|
2007-03-20 23:19:10 +07:00
|
|
|
|
2008-11-13 20:46:12 +07:00
|
|
|
if (of_flat_dt_is_compatible(root, "fsl,MPC8572DS-CAMP")) {
|
2011-12-02 13:28:02 +07:00
|
|
|
mpic = mpic_alloc(NULL, 0,
|
2011-12-22 17:19:14 +07:00
|
|
|
MPIC_NO_RESET |
|
2011-12-22 17:19:12 +07:00
|
|
|
MPIC_BIG_ENDIAN |
|
2011-07-12 14:49:43 +07:00
|
|
|
MPIC_SINGLE_DEST_CPU,
|
2008-11-13 20:46:12 +07:00
|
|
|
0, 256, " OpenPIC ");
|
|
|
|
} else {
|
2011-12-02 13:28:02 +07:00
|
|
|
mpic = mpic_alloc(NULL, 0,
|
2011-12-22 17:19:12 +07:00
|
|
|
MPIC_BIG_ENDIAN |
|
2008-10-29 01:01:39 +07:00
|
|
|
MPIC_SINGLE_DEST_CPU,
|
2007-07-03 14:35:35 +07:00
|
|
|
0, 256, " OpenPIC ");
|
2008-11-13 20:46:12 +07:00
|
|
|
}
|
|
|
|
|
2007-03-20 23:19:10 +07:00
|
|
|
BUG_ON(mpic == NULL);
|
|
|
|
mpic_init(mpic);
|
|
|
|
|
|
|
|
#ifdef CONFIG_PPC_I8259
|
|
|
|
/* Initialize the i8259 controller */
|
|
|
|
for_each_node_by_type(np, "interrupt-controller")
|
2007-05-03 14:26:52 +07:00
|
|
|
if (of_device_is_compatible(np, "chrp,iic")) {
|
2007-03-20 23:19:10 +07:00
|
|
|
cascade_node = np;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (cascade_node == NULL) {
|
|
|
|
printk(KERN_DEBUG "Could not find i8259 PIC\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
cascade_irq = irq_of_parse_and_map(cascade_node, 0);
|
|
|
|
if (cascade_irq == NO_IRQ) {
|
|
|
|
printk(KERN_ERR "Failed to map cascade interrupt\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2007-08-17 21:26:40 +07:00
|
|
|
DBG("mpc85xxds: cascade mapped to irq %d\n", cascade_irq);
|
2007-03-20 23:19:10 +07:00
|
|
|
|
|
|
|
i8259_init(cascade_node, 0);
|
|
|
|
of_node_put(cascade_node);
|
|
|
|
|
2011-03-25 22:45:20 +07:00
|
|
|
irq_set_chained_handler(cascade_irq, mpc85xx_8259_cascade);
|
2007-03-20 23:19:10 +07:00
|
|
|
#endif /* CONFIG_PPC_I8259 */
|
|
|
|
}
|
|
|
|
|
2007-07-13 17:05:08 +07:00
|
|
|
#ifdef CONFIG_PCI
|
2007-08-17 11:55:55 +07:00
|
|
|
extern int uli_exclude_device(struct pci_controller *hose,
|
|
|
|
u_char bus, u_char devfn);
|
2007-07-13 17:05:08 +07:00
|
|
|
|
2012-07-11 07:26:49 +07:00
|
|
|
static struct device_node *pci_with_uli;
|
|
|
|
|
2007-08-17 11:55:55 +07:00
|
|
|
static int mpc85xx_exclude_device(struct pci_controller *hose,
|
|
|
|
u_char bus, u_char devfn)
|
2007-07-13 17:05:08 +07:00
|
|
|
{
|
2012-07-11 07:26:49 +07:00
|
|
|
if (hose->dn == pci_with_uli)
|
2007-08-17 11:55:55 +07:00
|
|
|
return uli_exclude_device(hose, bus, devfn);
|
2007-07-13 17:05:08 +07:00
|
|
|
|
2007-08-17 11:55:55 +07:00
|
|
|
return PCIBIOS_SUCCESSFUL;
|
2007-07-13 17:05:08 +07:00
|
|
|
}
|
|
|
|
#endif /* CONFIG_PCI */
|
2007-03-20 23:19:10 +07:00
|
|
|
|
2012-08-28 14:44:08 +07:00
|
|
|
static void __init mpc85xx_ds_uli_init(void)
|
2007-03-20 23:19:10 +07:00
|
|
|
{
|
2007-07-13 17:05:08 +07:00
|
|
|
#ifdef CONFIG_PCI
|
2012-07-11 07:26:49 +07:00
|
|
|
struct device_node *node;
|
2007-07-13 17:05:08 +07:00
|
|
|
|
2012-07-11 07:26:49 +07:00
|
|
|
/* See if we have a ULI under the primary */
|
|
|
|
|
|
|
|
node = of_find_node_by_name(NULL, "uli1575");
|
|
|
|
while ((pci_with_uli = of_get_parent(node))) {
|
|
|
|
of_node_put(node);
|
|
|
|
node = pci_with_uli;
|
|
|
|
|
|
|
|
if (pci_with_uli == fsl_pci_primary) {
|
|
|
|
ppc_md.pci_exclude_device = mpc85xx_exclude_device;
|
|
|
|
break;
|
2007-10-04 12:28:43 +07:00
|
|
|
}
|
2007-07-13 17:05:08 +07:00
|
|
|
}
|
|
|
|
#endif
|
2012-07-11 07:26:49 +07:00
|
|
|
}
|
2007-07-13 17:05:08 +07:00
|
|
|
|
2012-07-11 07:26:49 +07:00
|
|
|
/*
|
|
|
|
* Setup the architecture
|
|
|
|
*/
|
|
|
|
static void __init mpc85xx_ds_setup_arch(void)
|
|
|
|
{
|
|
|
|
if (ppc_md.progress)
|
|
|
|
ppc_md.progress("mpc85xx_ds_setup_arch()", 0);
|
2008-11-19 22:25:29 +07:00
|
|
|
|
2012-08-03 17:14:10 +07:00
|
|
|
swiotlb_detect_4g();
|
2012-08-28 14:44:08 +07:00
|
|
|
fsl_pci_assign_primary();
|
|
|
|
mpc85xx_ds_uli_init();
|
2012-07-11 07:26:49 +07:00
|
|
|
mpc85xx_smp_init();
|
2009-05-15 12:37:35 +07:00
|
|
|
|
2007-08-17 21:26:40 +07:00
|
|
|
printk("MPC85xx DS board from Freescale Semiconductor\n");
|
2007-03-20 23:19:10 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Called very early, device-tree isn't unflattened
|
|
|
|
*/
|
|
|
|
static int __init mpc8544_ds_probe(void)
|
|
|
|
{
|
|
|
|
unsigned long root = of_get_flat_dt_root();
|
|
|
|
|
2012-07-11 07:26:49 +07:00
|
|
|
return !!of_flat_dt_is_compatible(root, "MPC8544DS");
|
2007-03-20 23:19:10 +07:00
|
|
|
}
|
|
|
|
|
2012-08-28 14:44:08 +07:00
|
|
|
machine_arch_initcall(mpc8544_ds, mpc85xx_common_publish_devices);
|
|
|
|
machine_arch_initcall(mpc8572_ds, mpc85xx_common_publish_devices);
|
|
|
|
machine_arch_initcall(p2020_ds, mpc85xx_common_publish_devices);
|
2008-03-15 06:01:30 +07:00
|
|
|
|
2009-05-15 12:37:35 +07:00
|
|
|
machine_arch_initcall(mpc8544_ds, swiotlb_setup_bus_notifier);
|
|
|
|
machine_arch_initcall(mpc8572_ds, swiotlb_setup_bus_notifier);
|
|
|
|
machine_arch_initcall(p2020_ds, swiotlb_setup_bus_notifier);
|
|
|
|
|
2007-09-11 13:25:43 +07:00
|
|
|
/*
|
|
|
|
* Called very early, device-tree isn't unflattened
|
|
|
|
*/
|
|
|
|
static int __init mpc8572_ds_probe(void)
|
|
|
|
{
|
|
|
|
unsigned long root = of_get_flat_dt_root();
|
|
|
|
|
2012-07-11 07:26:49 +07:00
|
|
|
return !!of_flat_dt_is_compatible(root, "fsl,MPC8572DS");
|
2009-04-16 02:38:40 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Called very early, device-tree isn't unflattened
|
|
|
|
*/
|
|
|
|
static int __init p2020_ds_probe(void)
|
|
|
|
{
|
|
|
|
unsigned long root = of_get_flat_dt_root();
|
|
|
|
|
2012-07-11 07:26:49 +07:00
|
|
|
return !!of_flat_dt_is_compatible(root, "fsl,P2020DS");
|
2007-09-11 13:25:43 +07:00
|
|
|
}
|
|
|
|
|
2007-03-20 23:19:10 +07:00
|
|
|
define_machine(mpc8544_ds) {
|
|
|
|
.name = "MPC8544 DS",
|
|
|
|
.probe = mpc8544_ds_probe,
|
2007-08-17 21:26:40 +07:00
|
|
|
.setup_arch = mpc85xx_ds_setup_arch,
|
|
|
|
.init_IRQ = mpc85xx_ds_pic_init,
|
2007-09-11 02:30:33 +07:00
|
|
|
#ifdef CONFIG_PCI
|
2007-07-13 17:05:08 +07:00
|
|
|
.pcibios_fixup_bus = fsl_pcibios_fixup_bus,
|
fsl/pci: The new pci suspend/resume implementation
If we do nothing in suspend/resume, some platform PCIe ip-block
can't guarantee the link back to L0 state from sleep, then, when
we read the EP device will hang. Only we send pme turnoff message
in pci controller suspend, and send pme exit message in resume, the
link state will be normal.
When we send pme turnoff message in pci controller suspend, the
links will into l2/l3 ready, then, host cannot communicate with
ep device, but pci-driver will call back EP device to save them
state. So we need to change platform_driver->suspend/resume to
syscore->suspend/resume.
So the new suspend/resume implementation, send pme turnoff message
in suspend, and send pme exit message in resume. And add a PME handler,
to response PME & message interrupt.
Change platform_driver->suspend/resume to syscore->suspend/resume.
pci-driver will call back EP device, to save EP state in
pci_pm_suspend_noirq, so we need to keep the link, until
pci_pm_suspend_noirq finish.
Signed-off-by: Wang Dongsheng <dongsheng.wang@freescale.com>
Signed-off-by: Scott Wood <scottwood@freescale.com>
2014-03-20 10:19:37 +07:00
|
|
|
.pcibios_fixup_phb = fsl_pcibios_fixup_phb,
|
2007-09-11 02:30:33 +07:00
|
|
|
#endif
|
2007-03-20 23:19:10 +07:00
|
|
|
.get_irq = mpic_get_irq,
|
2007-10-04 13:04:57 +07:00
|
|
|
.restart = fsl_rstcr_restart,
|
2007-03-20 23:19:10 +07:00
|
|
|
.calibrate_decr = generic_calibrate_decr,
|
|
|
|
.progress = udbg_progress,
|
|
|
|
};
|
2007-09-11 13:25:43 +07:00
|
|
|
|
|
|
|
define_machine(mpc8572_ds) {
|
|
|
|
.name = "MPC8572 DS",
|
|
|
|
.probe = mpc8572_ds_probe,
|
|
|
|
.setup_arch = mpc85xx_ds_setup_arch,
|
|
|
|
.init_IRQ = mpc85xx_ds_pic_init,
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
.pcibios_fixup_bus = fsl_pcibios_fixup_bus,
|
fsl/pci: The new pci suspend/resume implementation
If we do nothing in suspend/resume, some platform PCIe ip-block
can't guarantee the link back to L0 state from sleep, then, when
we read the EP device will hang. Only we send pme turnoff message
in pci controller suspend, and send pme exit message in resume, the
link state will be normal.
When we send pme turnoff message in pci controller suspend, the
links will into l2/l3 ready, then, host cannot communicate with
ep device, but pci-driver will call back EP device to save them
state. So we need to change platform_driver->suspend/resume to
syscore->suspend/resume.
So the new suspend/resume implementation, send pme turnoff message
in suspend, and send pme exit message in resume. And add a PME handler,
to response PME & message interrupt.
Change platform_driver->suspend/resume to syscore->suspend/resume.
pci-driver will call back EP device, to save EP state in
pci_pm_suspend_noirq, so we need to keep the link, until
pci_pm_suspend_noirq finish.
Signed-off-by: Wang Dongsheng <dongsheng.wang@freescale.com>
Signed-off-by: Scott Wood <scottwood@freescale.com>
2014-03-20 10:19:37 +07:00
|
|
|
.pcibios_fixup_phb = fsl_pcibios_fixup_phb,
|
2007-09-11 13:25:43 +07:00
|
|
|
#endif
|
|
|
|
.get_irq = mpic_get_irq,
|
2007-10-04 13:04:57 +07:00
|
|
|
.restart = fsl_rstcr_restart,
|
2007-09-11 13:25:43 +07:00
|
|
|
.calibrate_decr = generic_calibrate_decr,
|
|
|
|
.progress = udbg_progress,
|
|
|
|
};
|
2009-04-16 02:38:40 +07:00
|
|
|
|
|
|
|
define_machine(p2020_ds) {
|
|
|
|
.name = "P2020 DS",
|
|
|
|
.probe = p2020_ds_probe,
|
|
|
|
.setup_arch = mpc85xx_ds_setup_arch,
|
|
|
|
.init_IRQ = mpc85xx_ds_pic_init,
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
.pcibios_fixup_bus = fsl_pcibios_fixup_bus,
|
fsl/pci: The new pci suspend/resume implementation
If we do nothing in suspend/resume, some platform PCIe ip-block
can't guarantee the link back to L0 state from sleep, then, when
we read the EP device will hang. Only we send pme turnoff message
in pci controller suspend, and send pme exit message in resume, the
link state will be normal.
When we send pme turnoff message in pci controller suspend, the
links will into l2/l3 ready, then, host cannot communicate with
ep device, but pci-driver will call back EP device to save them
state. So we need to change platform_driver->suspend/resume to
syscore->suspend/resume.
So the new suspend/resume implementation, send pme turnoff message
in suspend, and send pme exit message in resume. And add a PME handler,
to response PME & message interrupt.
Change platform_driver->suspend/resume to syscore->suspend/resume.
pci-driver will call back EP device, to save EP state in
pci_pm_suspend_noirq, so we need to keep the link, until
pci_pm_suspend_noirq finish.
Signed-off-by: Wang Dongsheng <dongsheng.wang@freescale.com>
Signed-off-by: Scott Wood <scottwood@freescale.com>
2014-03-20 10:19:37 +07:00
|
|
|
.pcibios_fixup_phb = fsl_pcibios_fixup_phb,
|
2009-04-16 02:38:40 +07:00
|
|
|
#endif
|
|
|
|
.get_irq = mpic_get_irq,
|
|
|
|
.restart = fsl_rstcr_restart,
|
|
|
|
.calibrate_decr = generic_calibrate_decr,
|
|
|
|
.progress = udbg_progress,
|
|
|
|
};
|