License cleanup: add SPDX GPL-2.0 license identifier to files with no license
Many source files in the tree are missing licensing information, which
makes it harder for compliance tools to determine the correct license.
By default all files without license information are under the default
license of the kernel, which is GPL version 2.
Update the files which contain no license information with the 'GPL-2.0'
SPDX license identifier. The SPDX identifier is a legally binding
shorthand, which can be used instead of the full boiler plate text.
This patch is based on work done by Thomas Gleixner and Kate Stewart and
Philippe Ombredanne.
How this work was done:
Patches were generated and checked against linux-4.14-rc6 for a subset of
the use cases:
- file had no licensing information it it.
- file was a */uapi/* one with no licensing information in it,
- file was a */uapi/* one with existing licensing information,
Further patches will be generated in subsequent months to fix up cases
where non-standard license headers were used, and references to license
had to be inferred by heuristics based on keywords.
The analysis to determine which SPDX License Identifier to be applied to
a file was done in a spreadsheet of side by side results from of the
output of two independent scanners (ScanCode & Windriver) producing SPDX
tag:value files created by Philippe Ombredanne. Philippe prepared the
base worksheet, and did an initial spot review of a few 1000 files.
The 4.13 kernel was the starting point of the analysis with 60,537 files
assessed. Kate Stewart did a file by file comparison of the scanner
results in the spreadsheet to determine which SPDX license identifier(s)
to be applied to the file. She confirmed any determination that was not
immediately clear with lawyers working with the Linux Foundation.
Criteria used to select files for SPDX license identifier tagging was:
- Files considered eligible had to be source code files.
- Make and config files were included as candidates if they contained >5
lines of source
- File already had some variant of a license header in it (even if <5
lines).
All documentation files were explicitly excluded.
The following heuristics were used to determine which SPDX license
identifiers to apply.
- when both scanners couldn't find any license traces, file was
considered to have no license information in it, and the top level
COPYING file license applied.
For non */uapi/* files that summary was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 11139
and resulted in the first patch in this series.
If that file was a */uapi/* path one, it was "GPL-2.0 WITH
Linux-syscall-note" otherwise it was "GPL-2.0". Results of that was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 WITH Linux-syscall-note 930
and resulted in the second patch in this series.
- if a file had some form of licensing information in it, and was one
of the */uapi/* ones, it was denoted with the Linux-syscall-note if
any GPL family license was found in the file or had no licensing in
it (per prior point). Results summary:
SPDX license identifier # files
---------------------------------------------------|------
GPL-2.0 WITH Linux-syscall-note 270
GPL-2.0+ WITH Linux-syscall-note 169
((GPL-2.0 WITH Linux-syscall-note) OR BSD-2-Clause) 21
((GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause) 17
LGPL-2.1+ WITH Linux-syscall-note 15
GPL-1.0+ WITH Linux-syscall-note 14
((GPL-2.0+ WITH Linux-syscall-note) OR BSD-3-Clause) 5
LGPL-2.0+ WITH Linux-syscall-note 4
LGPL-2.1 WITH Linux-syscall-note 3
((GPL-2.0 WITH Linux-syscall-note) OR MIT) 3
((GPL-2.0 WITH Linux-syscall-note) AND MIT) 1
and that resulted in the third patch in this series.
- when the two scanners agreed on the detected license(s), that became
the concluded license(s).
- when there was disagreement between the two scanners (one detected a
license but the other didn't, or they both detected different
licenses) a manual inspection of the file occurred.
- In most cases a manual inspection of the information in the file
resulted in a clear resolution of the license that should apply (and
which scanner probably needed to revisit its heuristics).
- When it was not immediately clear, the license identifier was
confirmed with lawyers working with the Linux Foundation.
- If there was any question as to the appropriate license identifier,
the file was flagged for further research and to be revisited later
in time.
In total, over 70 hours of logged manual review was done on the
spreadsheet to determine the SPDX license identifiers to apply to the
source files by Kate, Philippe, Thomas and, in some cases, confirmation
by lawyers working with the Linux Foundation.
Kate also obtained a third independent scan of the 4.13 code base from
FOSSology, and compared selected files where the other two scanners
disagreed against that SPDX file, to see if there was new insights. The
Windriver scanner is based on an older version of FOSSology in part, so
they are related.
Thomas did random spot checks in about 500 files from the spreadsheets
for the uapi headers and agreed with SPDX license identifier in the
files he inspected. For the non-uapi files Thomas did random spot checks
in about 15000 files.
In initial set of patches against 4.14-rc6, 3 files were found to have
copy/paste license identifier errors, and have been fixed to reflect the
correct identifier.
Additionally Philippe spent 10 hours this week doing a detailed manual
inspection and review of the 12,461 patched files from the initial patch
version early this week with:
- a full scancode scan run, collecting the matched texts, detected
license ids and scores
- reviewing anything where there was a license detected (about 500+
files) to ensure that the applied SPDX license was correct
- reviewing anything where there was no detection but the patch license
was not GPL-2.0 WITH Linux-syscall-note to ensure that the applied
SPDX license was correct
This produced a worksheet with 20 files needing minor correction. This
worksheet was then exported into 3 different .csv files for the
different types of files to be modified.
These .csv files were then reviewed by Greg. Thomas wrote a script to
parse the csv files and add the proper SPDX tag to the file, in the
format that the file expected. This script was further refined by Greg
based on the output to detect more types of files automatically and to
distinguish between header and source .c files (which need different
comment types.) Finally Greg ran the script using the .csv files to
generate the patches.
Reviewed-by: Kate Stewart <kstewart@linuxfoundation.org>
Reviewed-by: Philippe Ombredanne <pombredanne@nexb.com>
Reviewed-by: Thomas Gleixner <tglx@linutronix.de>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2017-11-01 21:07:57 +07:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2015-07-16 01:59:36 +07:00
|
|
|
/*
|
|
|
|
* Marvell Dove PMU support
|
|
|
|
*/
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/irqdomain.h>
|
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_irq.h>
|
|
|
|
#include <linux/of_address.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/pm_domain.h>
|
|
|
|
#include <linux/reset.h>
|
|
|
|
#include <linux/reset-controller.h>
|
|
|
|
#include <linux/sched.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/soc/dove/pmu.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
|
|
|
|
#define NR_PMU_IRQS 7
|
|
|
|
|
|
|
|
#define PMC_SW_RST 0x30
|
|
|
|
#define PMC_IRQ_CAUSE 0x50
|
|
|
|
#define PMC_IRQ_MASK 0x54
|
|
|
|
|
|
|
|
#define PMU_PWR 0x10
|
|
|
|
#define PMU_ISO 0x58
|
|
|
|
|
|
|
|
struct pmu_data {
|
|
|
|
spinlock_t lock;
|
|
|
|
struct device_node *of_node;
|
|
|
|
void __iomem *pmc_base;
|
|
|
|
void __iomem *pmu_base;
|
|
|
|
struct irq_chip_generic *irq_gc;
|
|
|
|
struct irq_domain *irq_domain;
|
|
|
|
#ifdef CONFIG_RESET_CONTROLLER
|
|
|
|
struct reset_controller_dev reset;
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The PMU contains a register to reset various subsystems within the
|
|
|
|
* SoC. Export this as a reset controller.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_RESET_CONTROLLER
|
|
|
|
#define rcdev_to_pmu(rcdev) container_of(rcdev, struct pmu_data, reset)
|
|
|
|
|
|
|
|
static int pmu_reset_reset(struct reset_controller_dev *rc, unsigned long id)
|
|
|
|
{
|
|
|
|
struct pmu_data *pmu = rcdev_to_pmu(rc);
|
|
|
|
unsigned long flags;
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&pmu->lock, flags);
|
|
|
|
val = readl_relaxed(pmu->pmc_base + PMC_SW_RST);
|
|
|
|
writel_relaxed(val & ~BIT(id), pmu->pmc_base + PMC_SW_RST);
|
|
|
|
writel_relaxed(val | BIT(id), pmu->pmc_base + PMC_SW_RST);
|
|
|
|
spin_unlock_irqrestore(&pmu->lock, flags);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int pmu_reset_assert(struct reset_controller_dev *rc, unsigned long id)
|
|
|
|
{
|
|
|
|
struct pmu_data *pmu = rcdev_to_pmu(rc);
|
|
|
|
unsigned long flags;
|
|
|
|
u32 val = ~BIT(id);
|
|
|
|
|
|
|
|
spin_lock_irqsave(&pmu->lock, flags);
|
|
|
|
val &= readl_relaxed(pmu->pmc_base + PMC_SW_RST);
|
|
|
|
writel_relaxed(val, pmu->pmc_base + PMC_SW_RST);
|
|
|
|
spin_unlock_irqrestore(&pmu->lock, flags);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int pmu_reset_deassert(struct reset_controller_dev *rc, unsigned long id)
|
|
|
|
{
|
|
|
|
struct pmu_data *pmu = rcdev_to_pmu(rc);
|
|
|
|
unsigned long flags;
|
|
|
|
u32 val = BIT(id);
|
|
|
|
|
|
|
|
spin_lock_irqsave(&pmu->lock, flags);
|
|
|
|
val |= readl_relaxed(pmu->pmc_base + PMC_SW_RST);
|
|
|
|
writel_relaxed(val, pmu->pmc_base + PMC_SW_RST);
|
|
|
|
spin_unlock_irqrestore(&pmu->lock, flags);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-01-09 23:34:50 +07:00
|
|
|
static const struct reset_control_ops pmu_reset_ops = {
|
2015-07-16 01:59:36 +07:00
|
|
|
.reset = pmu_reset_reset,
|
|
|
|
.assert = pmu_reset_assert,
|
|
|
|
.deassert = pmu_reset_deassert,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct reset_controller_dev pmu_reset __initdata = {
|
|
|
|
.ops = &pmu_reset_ops,
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.nr_resets = 32,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void __init pmu_reset_init(struct pmu_data *pmu)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
pmu->reset = pmu_reset;
|
|
|
|
pmu->reset.of_node = pmu->of_node;
|
|
|
|
|
|
|
|
ret = reset_controller_register(&pmu->reset);
|
|
|
|
if (ret)
|
|
|
|
pr_err("pmu: %s failed: %d\n", "reset_controller_register", ret);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static void __init pmu_reset_init(struct pmu_data *pmu)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
struct pmu_domain {
|
|
|
|
struct pmu_data *pmu;
|
|
|
|
u32 pwr_mask;
|
|
|
|
u32 rst_mask;
|
|
|
|
u32 iso_mask;
|
|
|
|
struct generic_pm_domain base;
|
|
|
|
};
|
|
|
|
|
|
|
|
#define to_pmu_domain(dom) container_of(dom, struct pmu_domain, base)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This deals with the "old" Marvell sequence of bringing a power domain
|
|
|
|
* down/up, which is: apply power, release reset, disable isolators.
|
|
|
|
*
|
|
|
|
* Later devices apparantly use a different sequence: power up, disable
|
|
|
|
* isolators, assert repair signal, enable SRMA clock, enable AXI clock,
|
|
|
|
* enable module clock, deassert reset.
|
|
|
|
*
|
|
|
|
* Note: reading the assembly, it seems that the IO accessors have an
|
|
|
|
* unfortunate side-effect - they cause memory already read into registers
|
|
|
|
* for the if () to be re-read for the bit-set or bit-clear operation.
|
|
|
|
* The code is written to avoid this.
|
|
|
|
*/
|
|
|
|
static int pmu_domain_power_off(struct generic_pm_domain *domain)
|
|
|
|
{
|
|
|
|
struct pmu_domain *pmu_dom = to_pmu_domain(domain);
|
|
|
|
struct pmu_data *pmu = pmu_dom->pmu;
|
|
|
|
unsigned long flags;
|
|
|
|
unsigned int val;
|
|
|
|
void __iomem *pmu_base = pmu->pmu_base;
|
|
|
|
void __iomem *pmc_base = pmu->pmc_base;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&pmu->lock, flags);
|
|
|
|
|
|
|
|
/* Enable isolators */
|
|
|
|
if (pmu_dom->iso_mask) {
|
|
|
|
val = ~pmu_dom->iso_mask;
|
|
|
|
val &= readl_relaxed(pmu_base + PMU_ISO);
|
|
|
|
writel_relaxed(val, pmu_base + PMU_ISO);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Reset unit */
|
|
|
|
if (pmu_dom->rst_mask) {
|
|
|
|
val = ~pmu_dom->rst_mask;
|
|
|
|
val &= readl_relaxed(pmc_base + PMC_SW_RST);
|
|
|
|
writel_relaxed(val, pmc_base + PMC_SW_RST);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Power down */
|
|
|
|
val = readl_relaxed(pmu_base + PMU_PWR) | pmu_dom->pwr_mask;
|
|
|
|
writel_relaxed(val, pmu_base + PMU_PWR);
|
|
|
|
|
|
|
|
spin_unlock_irqrestore(&pmu->lock, flags);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int pmu_domain_power_on(struct generic_pm_domain *domain)
|
|
|
|
{
|
|
|
|
struct pmu_domain *pmu_dom = to_pmu_domain(domain);
|
|
|
|
struct pmu_data *pmu = pmu_dom->pmu;
|
|
|
|
unsigned long flags;
|
|
|
|
unsigned int val;
|
|
|
|
void __iomem *pmu_base = pmu->pmu_base;
|
|
|
|
void __iomem *pmc_base = pmu->pmc_base;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&pmu->lock, flags);
|
|
|
|
|
|
|
|
/* Power on */
|
|
|
|
val = ~pmu_dom->pwr_mask & readl_relaxed(pmu_base + PMU_PWR);
|
|
|
|
writel_relaxed(val, pmu_base + PMU_PWR);
|
|
|
|
|
|
|
|
/* Release reset */
|
|
|
|
if (pmu_dom->rst_mask) {
|
|
|
|
val = pmu_dom->rst_mask;
|
|
|
|
val |= readl_relaxed(pmc_base + PMC_SW_RST);
|
|
|
|
writel_relaxed(val, pmc_base + PMC_SW_RST);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Disable isolators */
|
|
|
|
if (pmu_dom->iso_mask) {
|
|
|
|
val = pmu_dom->iso_mask;
|
|
|
|
val |= readl_relaxed(pmu_base + PMU_ISO);
|
|
|
|
writel_relaxed(val, pmu_base + PMU_ISO);
|
|
|
|
}
|
|
|
|
|
|
|
|
spin_unlock_irqrestore(&pmu->lock, flags);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __pmu_domain_register(struct pmu_domain *domain,
|
|
|
|
struct device_node *np)
|
|
|
|
{
|
|
|
|
unsigned int val = readl_relaxed(domain->pmu->pmu_base + PMU_PWR);
|
|
|
|
|
|
|
|
domain->base.power_off = pmu_domain_power_off;
|
|
|
|
domain->base.power_on = pmu_domain_power_on;
|
|
|
|
|
|
|
|
pm_genpd_init(&domain->base, NULL, !(val & domain->pwr_mask));
|
|
|
|
|
|
|
|
if (np)
|
|
|
|
of_genpd_add_provider_simple(np, &domain->base);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* PMU IRQ controller */
|
2015-09-14 15:42:37 +07:00
|
|
|
static void pmu_irq_handler(struct irq_desc *desc)
|
2015-07-16 01:59:36 +07:00
|
|
|
{
|
2015-09-14 15:27:13 +07:00
|
|
|
struct pmu_data *pmu = irq_desc_get_handler_data(desc);
|
2015-07-16 01:59:36 +07:00
|
|
|
struct irq_chip_generic *gc = pmu->irq_gc;
|
|
|
|
struct irq_domain *domain = pmu->irq_domain;
|
|
|
|
void __iomem *base = gc->reg_base;
|
|
|
|
u32 stat = readl_relaxed(base + PMC_IRQ_CAUSE) & gc->mask_cache;
|
|
|
|
u32 done = ~0;
|
|
|
|
|
|
|
|
if (stat == 0) {
|
2015-09-14 15:42:37 +07:00
|
|
|
handle_bad_irq(desc);
|
2015-07-16 01:59:36 +07:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
while (stat) {
|
|
|
|
u32 hwirq = fls(stat) - 1;
|
|
|
|
|
|
|
|
stat &= ~(1 << hwirq);
|
|
|
|
done &= ~(1 << hwirq);
|
|
|
|
|
|
|
|
generic_handle_irq(irq_find_mapping(domain, hwirq));
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The PMU mask register is not RW0C: it is RW. This means that
|
|
|
|
* the bits take whatever value is written to them; if you write
|
|
|
|
* a '1', you will set the interrupt.
|
|
|
|
*
|
|
|
|
* Unfortunately this means there is NO race free way to clear
|
|
|
|
* these interrupts.
|
|
|
|
*
|
|
|
|
* So, let's structure the code so that the window is as small as
|
|
|
|
* possible.
|
|
|
|
*/
|
|
|
|
irq_gc_lock(gc);
|
|
|
|
done &= readl_relaxed(base + PMC_IRQ_CAUSE);
|
|
|
|
writel_relaxed(done, base + PMC_IRQ_CAUSE);
|
|
|
|
irq_gc_unlock(gc);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __init dove_init_pmu_irq(struct pmu_data *pmu, int irq)
|
|
|
|
{
|
|
|
|
const char *name = "pmu_irq";
|
|
|
|
struct irq_chip_generic *gc;
|
|
|
|
struct irq_domain *domain;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* mask and clear all interrupts */
|
|
|
|
writel(0, pmu->pmc_base + PMC_IRQ_MASK);
|
|
|
|
writel(0, pmu->pmc_base + PMC_IRQ_CAUSE);
|
|
|
|
|
|
|
|
domain = irq_domain_add_linear(pmu->of_node, NR_PMU_IRQS,
|
|
|
|
&irq_generic_chip_ops, NULL);
|
|
|
|
if (!domain) {
|
|
|
|
pr_err("%s: unable to add irq domain\n", name);
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = irq_alloc_domain_generic_chips(domain, NR_PMU_IRQS, 1, name,
|
|
|
|
handle_level_irq,
|
|
|
|
IRQ_NOREQUEST | IRQ_NOPROBE, 0,
|
|
|
|
IRQ_GC_INIT_MASK_CACHE);
|
|
|
|
if (ret) {
|
|
|
|
pr_err("%s: unable to alloc irq domain gc: %d\n", name, ret);
|
|
|
|
irq_domain_remove(domain);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
gc = irq_get_domain_generic_chip(domain, 0);
|
|
|
|
gc->reg_base = pmu->pmc_base;
|
|
|
|
gc->chip_types[0].regs.mask = PMC_IRQ_MASK;
|
|
|
|
gc->chip_types[0].chip.irq_mask = irq_gc_mask_clr_bit;
|
|
|
|
gc->chip_types[0].chip.irq_unmask = irq_gc_mask_set_bit;
|
|
|
|
|
|
|
|
pmu->irq_domain = domain;
|
|
|
|
pmu->irq_gc = gc;
|
|
|
|
|
|
|
|
irq_set_handler_data(irq, pmu);
|
|
|
|
irq_set_chained_handler(irq, pmu_irq_handler);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-12-08 17:43:28 +07:00
|
|
|
int __init dove_init_pmu_legacy(const struct dove_pmu_initdata *initdata)
|
|
|
|
{
|
|
|
|
const struct dove_pmu_domain_initdata *domain_initdata;
|
|
|
|
struct pmu_data *pmu;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
pmu = kzalloc(sizeof(*pmu), GFP_KERNEL);
|
|
|
|
if (!pmu)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
spin_lock_init(&pmu->lock);
|
|
|
|
pmu->pmc_base = initdata->pmc_base;
|
|
|
|
pmu->pmu_base = initdata->pmu_base;
|
|
|
|
|
|
|
|
pmu_reset_init(pmu);
|
|
|
|
for (domain_initdata = initdata->domains; domain_initdata->name;
|
|
|
|
domain_initdata++) {
|
|
|
|
struct pmu_domain *domain;
|
|
|
|
|
|
|
|
domain = kzalloc(sizeof(*domain), GFP_KERNEL);
|
|
|
|
if (domain) {
|
|
|
|
domain->pmu = pmu;
|
|
|
|
domain->pwr_mask = domain_initdata->pwr_mask;
|
|
|
|
domain->rst_mask = domain_initdata->rst_mask;
|
|
|
|
domain->iso_mask = domain_initdata->iso_mask;
|
|
|
|
domain->base.name = domain_initdata->name;
|
|
|
|
|
|
|
|
__pmu_domain_register(domain, NULL);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = dove_init_pmu_irq(pmu, initdata->irq);
|
|
|
|
if (ret)
|
|
|
|
pr_err("dove_init_pmu_irq() failed: %d\n", ret);
|
|
|
|
|
|
|
|
if (pmu->irq_domain)
|
|
|
|
irq_domain_associate_many(pmu->irq_domain,
|
|
|
|
initdata->irq_domain_start,
|
|
|
|
0, NR_PMU_IRQS);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-07-16 01:59:36 +07:00
|
|
|
/*
|
|
|
|
* pmu: power-manager@d0000 {
|
|
|
|
* compatible = "marvell,dove-pmu";
|
|
|
|
* reg = <0xd0000 0x8000> <0xd8000 0x8000>;
|
|
|
|
* interrupts = <33>;
|
|
|
|
* interrupt-controller;
|
|
|
|
* #reset-cells = 1;
|
|
|
|
* vpu_domain: vpu-domain {
|
|
|
|
* #power-domain-cells = <0>;
|
|
|
|
* marvell,pmu_pwr_mask = <0x00000008>;
|
|
|
|
* marvell,pmu_iso_mask = <0x00000001>;
|
|
|
|
* resets = <&pmu 16>;
|
|
|
|
* };
|
|
|
|
* gpu_domain: gpu-domain {
|
|
|
|
* #power-domain-cells = <0>;
|
|
|
|
* marvell,pmu_pwr_mask = <0x00000004>;
|
|
|
|
* marvell,pmu_iso_mask = <0x00000002>;
|
|
|
|
* resets = <&pmu 18>;
|
|
|
|
* };
|
|
|
|
* };
|
|
|
|
*/
|
|
|
|
int __init dove_init_pmu(void)
|
|
|
|
{
|
|
|
|
struct device_node *np_pmu, *domains_node, *np;
|
|
|
|
struct pmu_data *pmu;
|
|
|
|
int ret, parent_irq;
|
|
|
|
|
|
|
|
/* Lookup the PMU node */
|
|
|
|
np_pmu = of_find_compatible_node(NULL, NULL, "marvell,dove-pmu");
|
|
|
|
if (!np_pmu)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
domains_node = of_get_child_by_name(np_pmu, "domains");
|
|
|
|
if (!domains_node) {
|
2018-08-28 08:02:33 +07:00
|
|
|
pr_err("%pOFn: failed to find domains sub-node\n", np_pmu);
|
2015-07-16 01:59:36 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
pmu = kzalloc(sizeof(*pmu), GFP_KERNEL);
|
|
|
|
if (!pmu)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
spin_lock_init(&pmu->lock);
|
|
|
|
pmu->of_node = np_pmu;
|
|
|
|
pmu->pmc_base = of_iomap(pmu->of_node, 0);
|
|
|
|
pmu->pmu_base = of_iomap(pmu->of_node, 1);
|
|
|
|
if (!pmu->pmc_base || !pmu->pmu_base) {
|
2018-08-28 08:02:33 +07:00
|
|
|
pr_err("%pOFn: failed to map PMU\n", np_pmu);
|
2015-07-16 01:59:36 +07:00
|
|
|
iounmap(pmu->pmu_base);
|
|
|
|
iounmap(pmu->pmc_base);
|
|
|
|
kfree(pmu);
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
pmu_reset_init(pmu);
|
|
|
|
|
|
|
|
for_each_available_child_of_node(domains_node, np) {
|
|
|
|
struct of_phandle_args args;
|
|
|
|
struct pmu_domain *domain;
|
|
|
|
|
|
|
|
domain = kzalloc(sizeof(*domain), GFP_KERNEL);
|
|
|
|
if (!domain)
|
|
|
|
break;
|
|
|
|
|
|
|
|
domain->pmu = pmu;
|
2018-08-28 08:02:33 +07:00
|
|
|
domain->base.name = kasprintf(GFP_KERNEL, "%pOFn", np);
|
2015-07-16 01:59:36 +07:00
|
|
|
if (!domain->base.name) {
|
|
|
|
kfree(domain);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
of_property_read_u32(np, "marvell,pmu_pwr_mask",
|
|
|
|
&domain->pwr_mask);
|
|
|
|
of_property_read_u32(np, "marvell,pmu_iso_mask",
|
|
|
|
&domain->iso_mask);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We parse the reset controller property directly here
|
|
|
|
* to ensure that we can operate when the reset controller
|
|
|
|
* support is not configured into the kernel.
|
|
|
|
*/
|
|
|
|
ret = of_parse_phandle_with_args(np, "resets", "#reset-cells",
|
|
|
|
0, &args);
|
|
|
|
if (ret == 0) {
|
|
|
|
if (args.np == pmu->of_node)
|
|
|
|
domain->rst_mask = BIT(args.args[0]);
|
|
|
|
of_node_put(args.np);
|
|
|
|
}
|
|
|
|
|
|
|
|
__pmu_domain_register(domain, np);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Loss of the interrupt controller is not a fatal error. */
|
|
|
|
parent_irq = irq_of_parse_and_map(pmu->of_node, 0);
|
|
|
|
if (!parent_irq) {
|
2018-08-28 08:02:33 +07:00
|
|
|
pr_err("%pOFn: no interrupt specified\n", np_pmu);
|
2015-07-16 01:59:36 +07:00
|
|
|
} else {
|
|
|
|
ret = dove_init_pmu_irq(pmu, parent_irq);
|
|
|
|
if (ret)
|
|
|
|
pr_err("dove_init_pmu_irq() failed: %d\n", ret);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|