2012-01-26 23:22:01 +07:00
|
|
|
/*
|
|
|
|
* arch/arm/mach-tegra/flowctrl.h
|
|
|
|
*
|
|
|
|
* functions and macros to control the flowcontroller
|
|
|
|
*
|
|
|
|
* Copyright (c) 2010-2012, NVIDIA Corporation. All rights reserved.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __MACH_TEGRA_FLOWCTRL_H
|
|
|
|
#define __MACH_TEGRA_FLOWCTRL_H
|
|
|
|
|
|
|
|
#define FLOW_CTRL_HALT_CPU0_EVENTS 0x0
|
|
|
|
#define FLOW_CTRL_WAITEVENT (2 << 29)
|
|
|
|
#define FLOW_CTRL_WAIT_FOR_INTERRUPT (4 << 29)
|
|
|
|
#define FLOW_CTRL_JTAG_RESUME (1 << 28)
|
2013-05-20 17:39:27 +07:00
|
|
|
#define FLOW_CTRL_SCLK_RESUME (1 << 27)
|
2012-01-26 23:22:01 +07:00
|
|
|
#define FLOW_CTRL_HALT_CPU_IRQ (1 << 10)
|
|
|
|
#define FLOW_CTRL_HALT_CPU_FIQ (1 << 8)
|
2013-07-03 16:50:40 +07:00
|
|
|
#define FLOW_CTRL_HALT_LIC_IRQ (1 << 11)
|
|
|
|
#define FLOW_CTRL_HALT_LIC_FIQ (1 << 10)
|
2013-07-19 16:25:25 +07:00
|
|
|
#define FLOW_CTRL_HALT_GIC_IRQ (1 << 9)
|
|
|
|
#define FLOW_CTRL_HALT_GIC_FIQ (1 << 8)
|
2012-01-26 23:22:01 +07:00
|
|
|
#define FLOW_CTRL_CPU0_CSR 0x8
|
|
|
|
#define FLOW_CTRL_CSR_INTR_FLAG (1 << 15)
|
|
|
|
#define FLOW_CTRL_CSR_EVENT_FLAG (1 << 14)
|
|
|
|
#define FLOW_CTRL_CSR_ENABLE (1 << 0)
|
|
|
|
#define FLOW_CTRL_HALT_CPU1_EVENTS 0x14
|
|
|
|
#define FLOW_CTRL_CPU1_CSR 0x18
|
|
|
|
|
2013-01-16 05:11:01 +07:00
|
|
|
#define TEGRA20_FLOW_CTRL_CSR_WFE_CPU0 (1 << 4)
|
|
|
|
#define TEGRA20_FLOW_CTRL_CSR_WFE_BITMAP (3 << 4)
|
|
|
|
#define TEGRA20_FLOW_CTRL_CSR_WFI_BITMAP 0
|
|
|
|
|
2012-10-31 16:41:20 +07:00
|
|
|
#define TEGRA30_FLOW_CTRL_CSR_WFI_CPU0 (1 << 8)
|
|
|
|
#define TEGRA30_FLOW_CTRL_CSR_WFE_BITMAP (0xF << 4)
|
|
|
|
#define TEGRA30_FLOW_CTRL_CSR_WFI_BITMAP (0xF << 8)
|
|
|
|
|
2012-02-10 06:47:44 +07:00
|
|
|
#ifndef __ASSEMBLY__
|
2012-10-31 16:41:20 +07:00
|
|
|
u32 flowctrl_read_cpu_csr(unsigned int cpuid);
|
2012-02-10 06:47:44 +07:00
|
|
|
void flowctrl_write_cpu_csr(unsigned int cpuid, u32 value);
|
|
|
|
void flowctrl_write_cpu_halt(unsigned int cpuid, u32 value);
|
2012-10-31 16:41:20 +07:00
|
|
|
|
|
|
|
void flowctrl_cpu_suspend_enter(unsigned int cpuid);
|
|
|
|
void flowctrl_cpu_suspend_exit(unsigned int cpuid);
|
2012-02-10 06:47:44 +07:00
|
|
|
#endif
|
|
|
|
|
2012-01-26 23:22:01 +07:00
|
|
|
#endif
|