2015-03-09 16:03:40 +07:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2014-15 Synopsys, Inc. (www.synopsys.com)
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Device tree for AXC003 CPU card: HS38x UP configuration
|
|
|
|
*/
|
|
|
|
|
2016-01-19 17:30:42 +07:00
|
|
|
/include/ "skeleton_hs.dtsi"
|
|
|
|
|
2015-03-09 16:03:40 +07:00
|
|
|
/ {
|
|
|
|
compatible = "snps,arc";
|
2017-06-26 18:47:25 +07:00
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
2015-03-09 16:03:40 +07:00
|
|
|
|
|
|
|
cpu_card {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
2017-06-26 18:47:25 +07:00
|
|
|
ranges = <0x00000000 0x0 0xf0000000 0x10000000>;
|
2015-03-09 16:03:40 +07:00
|
|
|
|
2017-08-14 23:12:11 +07:00
|
|
|
input_clk: input-clk {
|
2016-01-01 20:18:40 +07:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
2017-08-14 23:12:11 +07:00
|
|
|
clock-frequency = <33333333>;
|
|
|
|
};
|
|
|
|
|
|
|
|
core_clk: core-clk@80 {
|
|
|
|
compatible = "snps,axs10x-arc-pll-clock";
|
|
|
|
reg = <0x80 0x10>, <0x100 0x10>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clocks = <&input_clk>;
|
2016-01-01 20:18:40 +07:00
|
|
|
};
|
|
|
|
|
2016-01-28 11:27:12 +07:00
|
|
|
core_intc: archs-intc@cpu {
|
2015-03-09 16:03:40 +07:00
|
|
|
compatible = "snps,archs-intc";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* this GPIO block ORs all interrupts on CPU card (creg,..)
|
|
|
|
* to uplink only 1 IRQ to ARC core intc
|
|
|
|
*/
|
|
|
|
dw-apb-gpio@0x2000 {
|
|
|
|
compatible = "snps,dw-apb-gpio";
|
|
|
|
reg = < 0x2000 0x80 >;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
ictl_intc: gpio-controller@0 {
|
|
|
|
compatible = "snps,dw-apb-gpio-port";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
snps,nr-gpios = <30>;
|
|
|
|
reg = <0>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2016-01-28 11:27:12 +07:00
|
|
|
interrupt-parent = <&core_intc>;
|
2015-03-09 16:03:40 +07:00
|
|
|
interrupts = <25>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
debug_uart: dw-apb-uart@0x5000 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x5000 0x100>;
|
|
|
|
clock-frequency = <33333000>;
|
|
|
|
interrupt-parent = <&ictl_intc>;
|
|
|
|
interrupts = <2 4>;
|
|
|
|
baud = <115200>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
arcpct0: pct {
|
|
|
|
compatible = "snps,archs-pct";
|
|
|
|
#interrupt-cells = <1>;
|
2016-01-28 11:27:12 +07:00
|
|
|
interrupt-parent = <&core_intc>;
|
2015-03-09 16:03:40 +07:00
|
|
|
interrupts = <20>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
2015-08-19 18:53:58 +07:00
|
|
|
* The DW APB ICTL intc on MB is connected to CPU intc via a
|
|
|
|
* DT "invisible" DW APB GPIO block, configured to simply pass thru
|
|
|
|
* interrupts - setup accordinly in platform init (plat-axs10x/ax10x.c)
|
|
|
|
*
|
|
|
|
* So here we mimic a direct connection betwen them, ignoring the
|
|
|
|
* ABPG GPIO. Thus set "interrupts = <24>" (DW APB GPIO to core)
|
|
|
|
* instead of "interrupts = <12>" (DW APB ICTL to DW APB GPIO)
|
2015-03-09 16:03:40 +07:00
|
|
|
*
|
|
|
|
* This intc actually resides on MB, but we move it here to
|
|
|
|
* avoid duplicating the MB dtsi file given that IRQ from
|
|
|
|
* this intc to cpu intc are different for axs101 and axs103
|
|
|
|
*/
|
|
|
|
mb_intc: dw-apb-ictl@0xe0012000 {
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
compatible = "snps,dw-apb-ictl";
|
2017-06-26 18:47:25 +07:00
|
|
|
reg = < 0x0 0xe0012000 0x0 0x200 >;
|
2015-03-09 16:03:40 +07:00
|
|
|
interrupt-controller;
|
2016-01-28 11:27:12 +07:00
|
|
|
interrupt-parent = <&core_intc>;
|
2015-03-09 16:03:40 +07:00
|
|
|
interrupts = < 24 >;
|
|
|
|
};
|
|
|
|
|
|
|
|
memory {
|
|
|
|
device_type = "memory";
|
2017-08-16 01:13:54 +07:00
|
|
|
/* CONFIG_LINUX_RAM_BASE needs to match low mem start */
|
2017-06-26 18:47:25 +07:00
|
|
|
reg = <0x0 0x80000000 0x0 0x20000000 /* 512 MiB low mem */
|
|
|
|
0x1 0xc0000000 0x0 0x40000000>; /* 1 GiB highmem */
|
2015-03-09 16:03:40 +07:00
|
|
|
};
|
2016-04-27 20:59:50 +07:00
|
|
|
|
|
|
|
reserved-memory {
|
2017-06-26 18:47:25 +07:00
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
2016-04-27 20:59:50 +07:00
|
|
|
ranges;
|
|
|
|
/*
|
|
|
|
* Move frame buffer out of IOC aperture (0x8z-0xAz).
|
|
|
|
*/
|
|
|
|
frame_buffer: frame_buffer@be000000 {
|
|
|
|
compatible = "shared-dma-pool";
|
2017-06-26 18:47:25 +07:00
|
|
|
reg = <0x0 0xbe000000 0x0 0x2000000>;
|
2016-04-27 20:59:50 +07:00
|
|
|
no-map;
|
|
|
|
};
|
|
|
|
};
|
2015-03-09 16:03:40 +07:00
|
|
|
};
|