2015-08-04 18:21:04 +07:00
|
|
|
/*
|
2016-08-30 12:02:41 +07:00
|
|
|
* Device Tree Source for UniPhier PXs2 SoC
|
2015-08-04 18:21:04 +07:00
|
|
|
*
|
2016-08-30 12:02:41 +07:00
|
|
|
* Copyright (C) 2015-2016 Socionext Inc.
|
|
|
|
* Author: Masahiro Yamada <yamada.masahiro@socionext.com>
|
2015-08-04 18:21:04 +07:00
|
|
|
*
|
2017-06-05 10:57:58 +07:00
|
|
|
* SPDX-License-Identifier: (GPL-2.0+ OR MIT)
|
2015-08-04 18:21:04 +07:00
|
|
|
*/
|
|
|
|
|
|
|
|
/ {
|
2016-08-30 12:02:41 +07:00
|
|
|
compatible = "socionext,uniphier-pxs2";
|
2017-02-26 12:04:07 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2015-08-04 18:21:04 +07:00
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
reg = <0>;
|
2016-10-26 23:37:39 +07:00
|
|
|
clocks = <&sys_clk 32>;
|
2016-08-29 01:27:42 +07:00
|
|
|
enable-method = "psci";
|
2015-10-02 11:42:21 +07:00
|
|
|
next-level-cache = <&l2>;
|
2016-10-26 23:37:39 +07:00
|
|
|
operating-points-v2 = <&cpu_opp>;
|
2015-08-04 18:21:04 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
cpu@1 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
reg = <1>;
|
2016-10-26 23:37:39 +07:00
|
|
|
clocks = <&sys_clk 32>;
|
2016-08-29 01:27:42 +07:00
|
|
|
enable-method = "psci";
|
2015-10-02 11:42:21 +07:00
|
|
|
next-level-cache = <&l2>;
|
2016-10-26 23:37:39 +07:00
|
|
|
operating-points-v2 = <&cpu_opp>;
|
2015-08-04 18:21:04 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
cpu@2 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
reg = <2>;
|
2016-10-26 23:37:39 +07:00
|
|
|
clocks = <&sys_clk 32>;
|
2016-08-29 01:27:42 +07:00
|
|
|
enable-method = "psci";
|
2015-10-02 11:42:21 +07:00
|
|
|
next-level-cache = <&l2>;
|
2016-10-26 23:37:39 +07:00
|
|
|
operating-points-v2 = <&cpu_opp>;
|
2015-08-04 18:21:04 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
cpu@3 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
reg = <3>;
|
2016-10-26 23:37:39 +07:00
|
|
|
clocks = <&sys_clk 32>;
|
2016-08-29 01:27:42 +07:00
|
|
|
enable-method = "psci";
|
2015-10-02 11:42:21 +07:00
|
|
|
next-level-cache = <&l2>;
|
2016-10-26 23:37:39 +07:00
|
|
|
operating-points-v2 = <&cpu_opp>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu_opp: opp_table {
|
|
|
|
compatible = "operating-points-v2";
|
|
|
|
opp-shared;
|
|
|
|
|
2017-04-20 17:55:10 +07:00
|
|
|
opp-100000000 {
|
2016-10-26 23:37:39 +07:00
|
|
|
opp-hz = /bits/ 64 <100000000>;
|
|
|
|
clock-latency-ns = <300>;
|
|
|
|
};
|
2017-04-20 17:55:10 +07:00
|
|
|
opp-150000000 {
|
2016-10-26 23:37:39 +07:00
|
|
|
opp-hz = /bits/ 64 <150000000>;
|
|
|
|
clock-latency-ns = <300>;
|
|
|
|
};
|
2017-04-20 17:55:10 +07:00
|
|
|
opp-200000000 {
|
2016-10-26 23:37:39 +07:00
|
|
|
opp-hz = /bits/ 64 <200000000>;
|
|
|
|
clock-latency-ns = <300>;
|
|
|
|
};
|
2017-04-20 17:55:10 +07:00
|
|
|
opp-300000000 {
|
2016-10-26 23:37:39 +07:00
|
|
|
opp-hz = /bits/ 64 <300000000>;
|
|
|
|
clock-latency-ns = <300>;
|
|
|
|
};
|
2017-04-20 17:55:10 +07:00
|
|
|
opp-400000000 {
|
2016-10-26 23:37:39 +07:00
|
|
|
opp-hz = /bits/ 64 <400000000>;
|
|
|
|
clock-latency-ns = <300>;
|
|
|
|
};
|
2017-04-20 17:55:10 +07:00
|
|
|
opp-600000000 {
|
2016-10-26 23:37:39 +07:00
|
|
|
opp-hz = /bits/ 64 <600000000>;
|
|
|
|
clock-latency-ns = <300>;
|
|
|
|
};
|
2017-04-20 17:55:10 +07:00
|
|
|
opp-800000000 {
|
2016-10-26 23:37:39 +07:00
|
|
|
opp-hz = /bits/ 64 <800000000>;
|
|
|
|
clock-latency-ns = <300>;
|
|
|
|
};
|
2017-04-20 17:55:10 +07:00
|
|
|
opp-1200000000 {
|
2016-10-26 23:37:39 +07:00
|
|
|
opp-hz = /bits/ 64 <1200000000>;
|
|
|
|
clock-latency-ns = <300>;
|
2015-08-04 18:21:04 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
psci {
|
|
|
|
compatible = "arm,psci-0.2";
|
|
|
|
method = "smc";
|
|
|
|
};
|
|
|
|
|
2015-08-04 18:21:04 +07:00
|
|
|
clocks {
|
2016-10-31 14:29:24 +07:00
|
|
|
refclk: ref {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <25000000>;
|
|
|
|
};
|
|
|
|
|
2015-08-04 18:21:04 +07:00
|
|
|
arm_timer_clk: arm_timer_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <50000000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
soc {
|
|
|
|
compatible = "simple-bus";
|
2015-12-03 13:33:57 +07:00
|
|
|
#address-cells = <1>;
|
2016-10-31 14:29:24 +07:00
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
interrupt-parent = <&intc>;
|
2015-08-04 18:21:04 +07:00
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
l2: l2-cache@500c0000 {
|
|
|
|
compatible = "socionext,uniphier-system-cache";
|
|
|
|
reg = <0x500c0000 0x2000>, <0x503c0100 0x8>,
|
|
|
|
<0x506c0000 0x400>;
|
|
|
|
interrupts = <0 174 4>, <0 175 4>, <0 190 4>, <0 191 4>;
|
|
|
|
cache-unified;
|
|
|
|
cache-size = <(1280 * 1024)>;
|
|
|
|
cache-sets = <512>;
|
|
|
|
cache-line-size = <128>;
|
|
|
|
cache-level = <2>;
|
|
|
|
};
|
2015-08-04 18:21:04 +07:00
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
serial0: serial@54006800 {
|
|
|
|
compatible = "socionext,uniphier-uart";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x54006800 0x40>;
|
|
|
|
interrupts = <0 33 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_uart0>;
|
|
|
|
clocks = <&peri_clk 0>;
|
|
|
|
};
|
2015-08-04 18:21:04 +07:00
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
serial1: serial@54006900 {
|
|
|
|
compatible = "socionext,uniphier-uart";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x54006900 0x40>;
|
|
|
|
interrupts = <0 35 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_uart1>;
|
|
|
|
clocks = <&peri_clk 1>;
|
|
|
|
};
|
2015-08-04 18:21:04 +07:00
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
serial2: serial@54006a00 {
|
|
|
|
compatible = "socionext,uniphier-uart";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x54006a00 0x40>;
|
|
|
|
interrupts = <0 37 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_uart2>;
|
|
|
|
clocks = <&peri_clk 2>;
|
|
|
|
};
|
2015-08-04 18:21:04 +07:00
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
serial3: serial@54006b00 {
|
|
|
|
compatible = "socionext,uniphier-uart";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x54006b00 0x40>;
|
|
|
|
interrupts = <0 177 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_uart3>;
|
|
|
|
clocks = <&peri_clk 3>;
|
|
|
|
};
|
2015-08-04 18:21:04 +07:00
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
i2c0: i2c@58780000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58780000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 41 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c0>;
|
|
|
|
clocks = <&peri_clk 4>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
2015-08-04 18:21:04 +07:00
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
i2c1: i2c@58781000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58781000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 42 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c1>;
|
|
|
|
clocks = <&peri_clk 5>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
2016-02-26 14:18:31 +07:00
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
i2c2: i2c@58782000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58782000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 43 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c2>;
|
|
|
|
clocks = <&peri_clk 6>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
2016-08-30 17:13:09 +07:00
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
i2c3: i2c@58783000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58783000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 44 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c3>;
|
|
|
|
clocks = <&peri_clk 7>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
2016-08-30 17:13:09 +07:00
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
/* chip-internal connection for DMD */
|
|
|
|
i2c4: i2c@58784000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
reg = <0x58784000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 45 4>;
|
|
|
|
clocks = <&peri_clk 8>;
|
|
|
|
clock-frequency = <400000>;
|
|
|
|
};
|
2016-08-30 17:13:09 +07:00
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
/* chip-internal connection for STM */
|
|
|
|
i2c5: i2c@58785000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
reg = <0x58785000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 25 4>;
|
|
|
|
clocks = <&peri_clk 9>;
|
|
|
|
clock-frequency = <400000>;
|
|
|
|
};
|
2016-08-30 17:13:09 +07:00
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
/* chip-internal connection for HDMI */
|
|
|
|
i2c6: i2c@58786000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
reg = <0x58786000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 26 4>;
|
|
|
|
clocks = <&peri_clk 10>;
|
|
|
|
clock-frequency = <400000>;
|
|
|
|
};
|
2016-08-30 17:13:09 +07:00
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
system_bus: system-bus@58c00000 {
|
|
|
|
compatible = "socionext,uniphier-system-bus";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58c00000 0x400>;
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_system_bus>;
|
|
|
|
};
|
|
|
|
|
2017-05-14 00:20:49 +07:00
|
|
|
smpctrl@59801000 {
|
2016-10-31 14:29:24 +07:00
|
|
|
compatible = "socionext,uniphier-smpctrl";
|
|
|
|
reg = <0x59801000 0x400>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sdctrl@59810000 {
|
|
|
|
compatible = "socionext,uniphier-pxs2-sdctrl",
|
|
|
|
"simple-mfd", "syscon";
|
2017-08-27 19:02:31 +07:00
|
|
|
reg = <0x59810000 0x400>;
|
2016-10-31 14:29:24 +07:00
|
|
|
|
|
|
|
sd_clk: clock {
|
|
|
|
compatible = "socionext,uniphier-pxs2-sd-clock";
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sd_rst: reset {
|
|
|
|
compatible = "socionext,uniphier-pxs2-sd-reset";
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
};
|
2016-08-30 17:13:09 +07:00
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
perictrl@59820000 {
|
|
|
|
compatible = "socionext,uniphier-pxs2-perictrl",
|
|
|
|
"simple-mfd", "syscon";
|
|
|
|
reg = <0x59820000 0x200>;
|
|
|
|
|
|
|
|
peri_clk: clock {
|
|
|
|
compatible = "socionext,uniphier-pxs2-peri-clock";
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
peri_rst: reset {
|
|
|
|
compatible = "socionext,uniphier-pxs2-peri-reset";
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
soc-glue@5f800000 {
|
|
|
|
compatible = "socionext,uniphier-pxs2-soc-glue",
|
|
|
|
"simple-mfd", "syscon";
|
|
|
|
reg = <0x5f800000 0x2000>;
|
|
|
|
|
|
|
|
pinctrl: pinctrl {
|
|
|
|
compatible = "socionext,uniphier-pxs2-pinctrl";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2017-08-27 19:02:30 +07:00
|
|
|
aidet: aidet@5fc20000 {
|
|
|
|
compatible = "socionext,uniphier-pxs2-aidet";
|
|
|
|
reg = <0x5fc20000 0x200>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
2016-10-31 14:29:24 +07:00
|
|
|
timer@60000200 {
|
|
|
|
compatible = "arm,cortex-a9-global-timer";
|
|
|
|
reg = <0x60000200 0x20>;
|
|
|
|
interrupts = <1 11 0xf04>;
|
|
|
|
clocks = <&arm_timer_clk>;
|
|
|
|
};
|
|
|
|
|
|
|
|
timer@60000600 {
|
|
|
|
compatible = "arm,cortex-a9-twd-timer";
|
|
|
|
reg = <0x60000600 0x20>;
|
|
|
|
interrupts = <1 13 0xf04>;
|
|
|
|
clocks = <&arm_timer_clk>;
|
|
|
|
};
|
|
|
|
|
|
|
|
intc: interrupt-controller@60001000 {
|
|
|
|
compatible = "arm,cortex-a9-gic";
|
|
|
|
reg = <0x60001000 0x1000>,
|
|
|
|
<0x60000100 0x100>;
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
sysctrl@61840000 {
|
|
|
|
compatible = "socionext,uniphier-pxs2-sysctrl",
|
|
|
|
"simple-mfd", "syscon";
|
|
|
|
reg = <0x61840000 0x10000>;
|
|
|
|
|
|
|
|
sys_clk: clock {
|
|
|
|
compatible = "socionext,uniphier-pxs2-clock";
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sys_rst: reset {
|
|
|
|
compatible = "socionext,uniphier-pxs2-reset";
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
};
|
2017-08-09 23:43:30 +07:00
|
|
|
|
|
|
|
nand: nand@68000000 {
|
|
|
|
compatible = "socionext,uniphier-denali-nand-v5b";
|
|
|
|
status = "disabled";
|
|
|
|
reg-names = "nand_data", "denali_reg";
|
|
|
|
reg = <0x68000000 0x20>, <0x68100000 0x1000>;
|
|
|
|
interrupts = <0 65 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_nand2cs>;
|
|
|
|
clocks = <&sys_clk 2>;
|
|
|
|
};
|
2016-10-31 14:29:24 +07:00
|
|
|
};
|
2016-08-30 17:13:09 +07:00
|
|
|
};
|
2016-10-31 14:29:24 +07:00
|
|
|
|
2017-08-09 23:43:27 +07:00
|
|
|
#include "uniphier-pinctrl.dtsi"
|