2014-01-24 03:09:54 +07:00
|
|
|
/dts-v1/;
|
|
|
|
|
|
|
|
/include/ "skeleton.dtsi"
|
|
|
|
|
2014-09-20 06:50:51 +07:00
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
2014-01-24 03:09:54 +07:00
|
|
|
#include <dt-bindings/clock/qcom,gcc-msm8960.h>
|
2014-05-29 00:09:53 +07:00
|
|
|
#include <dt-bindings/soc/qcom,gsbi.h>
|
2014-01-24 03:09:54 +07:00
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "Qualcomm MSM8960";
|
|
|
|
compatible = "qcom,msm8960";
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
|
2013-11-02 00:10:40 +07:00
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <1 14 0x304>;
|
|
|
|
|
|
|
|
cpu@0 {
|
2014-05-29 00:09:53 +07:00
|
|
|
compatible = "qcom,krait";
|
|
|
|
enable-method = "qcom,kpss-acc-v1";
|
2013-11-02 00:10:40 +07:00
|
|
|
device_type = "cpu";
|
|
|
|
reg = <0>;
|
|
|
|
next-level-cache = <&L2>;
|
|
|
|
qcom,acc = <&acc0>;
|
|
|
|
qcom,saw = <&saw0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu@1 {
|
2014-05-29 00:09:53 +07:00
|
|
|
compatible = "qcom,krait";
|
|
|
|
enable-method = "qcom,kpss-acc-v1";
|
2013-11-02 00:10:40 +07:00
|
|
|
device_type = "cpu";
|
|
|
|
reg = <1>;
|
|
|
|
next-level-cache = <&L2>;
|
|
|
|
qcom,acc = <&acc1>;
|
|
|
|
qcom,saw = <&saw1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
L2: l2-cache {
|
|
|
|
compatible = "cache";
|
|
|
|
cache-level = <2>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-02-21 18:09:50 +07:00
|
|
|
cpu-pmu {
|
|
|
|
compatible = "qcom,krait-pmu";
|
|
|
|
interrupts = <1 10 0x304>;
|
|
|
|
qcom,no-pc-write;
|
|
|
|
};
|
|
|
|
|
2014-05-29 00:09:53 +07:00
|
|
|
soc: soc {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
compatible = "simple-bus";
|
|
|
|
|
|
|
|
intc: interrupt-controller@2000000 {
|
|
|
|
compatible = "qcom,msm-qgic2";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
reg = <0x02000000 0x1000>,
|
|
|
|
<0x02002000 0x1000>;
|
|
|
|
};
|
2014-01-24 03:09:54 +07:00
|
|
|
|
2014-05-29 00:09:53 +07:00
|
|
|
timer@200a000 {
|
|
|
|
compatible = "qcom,kpss-timer", "qcom,msm-timer";
|
|
|
|
interrupts = <1 1 0x301>,
|
|
|
|
<1 2 0x301>,
|
|
|
|
<1 3 0x301>;
|
|
|
|
reg = <0x0200a000 0x100>;
|
|
|
|
clock-frequency = <27000000>,
|
|
|
|
<32768>;
|
|
|
|
cpu-offset = <0x80000>;
|
|
|
|
};
|
2014-01-24 03:09:54 +07:00
|
|
|
|
2014-05-29 00:09:53 +07:00
|
|
|
msmgpio: gpio@800000 {
|
|
|
|
compatible = "qcom,msm-gpio";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
ngpio = <150>;
|
|
|
|
interrupts = <0 16 0x4>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x800000 0x4000>;
|
|
|
|
};
|
2014-01-24 03:09:54 +07:00
|
|
|
|
2014-05-29 00:09:53 +07:00
|
|
|
gcc: clock-controller@900000 {
|
|
|
|
compatible = "qcom,gcc-msm8960";
|
|
|
|
#clock-cells = <1>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
reg = <0x900000 0x4000>;
|
|
|
|
};
|
2014-01-24 03:09:54 +07:00
|
|
|
|
2014-05-29 00:09:53 +07:00
|
|
|
clock-controller@4000000 {
|
|
|
|
compatible = "qcom,mmcc-msm8960";
|
|
|
|
reg = <0x4000000 0x1000>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
2014-01-24 03:09:54 +07:00
|
|
|
|
2014-05-29 00:09:53 +07:00
|
|
|
acc0: clock-controller@2088000 {
|
|
|
|
compatible = "qcom,kpss-acc-v1";
|
|
|
|
reg = <0x02088000 0x1000>, <0x02008000 0x1000>;
|
|
|
|
};
|
2013-11-02 00:10:40 +07:00
|
|
|
|
2014-05-29 00:09:53 +07:00
|
|
|
acc1: clock-controller@2098000 {
|
|
|
|
compatible = "qcom,kpss-acc-v1";
|
|
|
|
reg = <0x02098000 0x1000>, <0x02008000 0x1000>;
|
|
|
|
};
|
2013-11-02 00:10:40 +07:00
|
|
|
|
2014-05-29 00:09:53 +07:00
|
|
|
saw0: regulator@2089000 {
|
|
|
|
compatible = "qcom,saw2";
|
|
|
|
reg = <0x02089000 0x1000>, <0x02009000 0x1000>;
|
|
|
|
regulator;
|
|
|
|
};
|
2013-11-02 00:10:40 +07:00
|
|
|
|
2014-05-29 00:09:53 +07:00
|
|
|
saw1: regulator@2099000 {
|
|
|
|
compatible = "qcom,saw2";
|
|
|
|
reg = <0x02099000 0x1000>, <0x02009000 0x1000>;
|
|
|
|
regulator;
|
|
|
|
};
|
2013-11-02 00:10:40 +07:00
|
|
|
|
2014-05-29 00:09:53 +07:00
|
|
|
gsbi5: gsbi@16400000 {
|
|
|
|
compatible = "qcom,gsbi-v1.0.0";
|
|
|
|
reg = <0x16400000 0x100>;
|
|
|
|
clocks = <&gcc GSBI5_H_CLK>;
|
|
|
|
clock-names = "iface";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
serial@16440000 {
|
|
|
|
compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
|
|
|
|
reg = <0x16440000 0x1000>,
|
|
|
|
<0x16400000 0x1000>;
|
|
|
|
interrupts = <0 154 0x0>;
|
|
|
|
clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>;
|
|
|
|
clock-names = "core", "iface";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
2014-01-24 03:09:54 +07:00
|
|
|
|
2014-05-29 00:09:53 +07:00
|
|
|
qcom,ssbi@500000 {
|
|
|
|
compatible = "qcom,ssbi";
|
|
|
|
reg = <0x500000 0x1000>;
|
|
|
|
qcom,controller-type = "pmic-arbiter";
|
2014-06-25 04:03:53 +07:00
|
|
|
|
|
|
|
pmicintc: pmic@0 {
|
|
|
|
compatible = "qcom,pm8921";
|
|
|
|
interrupt-parent = <&msmgpio>;
|
|
|
|
interrupts = <104 8>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
pwrkey@1c {
|
|
|
|
compatible = "qcom,pm8921-pwrkey";
|
|
|
|
reg = <0x1c>;
|
|
|
|
interrupt-parent = <&pmicintc>;
|
|
|
|
interrupts = <50 1>, <51 1>;
|
|
|
|
debounce = <15625>;
|
|
|
|
pull-up;
|
|
|
|
};
|
|
|
|
|
|
|
|
keypad@148 {
|
|
|
|
compatible = "qcom,pm8921-keypad";
|
|
|
|
reg = <0x148>;
|
|
|
|
interrupt-parent = <&pmicintc>;
|
|
|
|
interrupts = <74 1>, <75 1>;
|
|
|
|
debounce = <15>;
|
|
|
|
scan-delay = <32>;
|
|
|
|
row-hold = <91500>;
|
|
|
|
};
|
|
|
|
|
|
|
|
rtc@11d {
|
|
|
|
compatible = "qcom,pm8921-rtc";
|
|
|
|
interrupt-parent = <&pmicintc>;
|
|
|
|
interrupts = <39 1>;
|
|
|
|
reg = <0x11d>;
|
|
|
|
allow-set-time;
|
|
|
|
};
|
|
|
|
};
|
2014-05-29 00:09:53 +07:00
|
|
|
};
|
2014-02-19 21:33:06 +07:00
|
|
|
|
2014-05-29 00:09:53 +07:00
|
|
|
rng@1a500000 {
|
|
|
|
compatible = "qcom,prng";
|
|
|
|
reg = <0x1a500000 0x200>;
|
|
|
|
clocks = <&gcc PRNG_CLK>;
|
|
|
|
clock-names = "core";
|
|
|
|
};
|
2014-09-20 06:50:51 +07:00
|
|
|
|
|
|
|
/* Temporary fixed regulator */
|
|
|
|
vsdcc_fixed: vsdcc-regulator {
|
|
|
|
compatible = "regulator-fixed";
|
|
|
|
regulator-name = "SDCC Power";
|
|
|
|
regulator-min-microvolt = <2700000>;
|
|
|
|
regulator-max-microvolt = <2700000>;
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
|
|
|
|
amba {
|
|
|
|
compatible = "arm,amba-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
sdcc1: sdcc@12400000 {
|
|
|
|
status = "disabled";
|
|
|
|
compatible = "arm,pl18x", "arm,primecell";
|
|
|
|
arm,primecell-periphid = <0x00051180>;
|
|
|
|
reg = <0x12400000 0x8000>;
|
|
|
|
interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupt-names = "cmd_irq";
|
|
|
|
clocks = <&gcc SDC1_CLK>, <&gcc SDC1_H_CLK>;
|
|
|
|
clock-names = "mclk", "apb_pclk";
|
|
|
|
bus-width = <8>;
|
|
|
|
max-frequency = <96000000>;
|
|
|
|
non-removable;
|
|
|
|
cap-sd-highspeed;
|
|
|
|
cap-mmc-highspeed;
|
|
|
|
vmmc-supply = <&vsdcc_fixed>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sdcc3: sdcc@12180000 {
|
|
|
|
compatible = "arm,pl18x", "arm,primecell";
|
|
|
|
arm,primecell-periphid = <0x00051180>;
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x12180000 0x8000>;
|
|
|
|
interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupt-names = "cmd_irq";
|
|
|
|
clocks = <&gcc SDC3_CLK>, <&gcc SDC3_H_CLK>;
|
|
|
|
clock-names = "mclk", "apb_pclk";
|
|
|
|
bus-width = <4>;
|
|
|
|
cap-sd-highspeed;
|
|
|
|
cap-mmc-highspeed;
|
|
|
|
max-frequency = <192000000>;
|
|
|
|
no-1-8-v;
|
|
|
|
vmmc-supply = <&vsdcc_fixed>;
|
|
|
|
};
|
|
|
|
};
|
2014-02-19 21:33:06 +07:00
|
|
|
};
|
2014-01-24 03:09:54 +07:00
|
|
|
};
|