2013-07-24 14:36:51 +07:00
|
|
|
/*
|
|
|
|
* Bock-W board support
|
|
|
|
*
|
|
|
|
* Copyright (C) 2013 Renesas Solutions Corp.
|
|
|
|
* Copyright (C) 2013 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/of_platform.h>
|
2014-06-20 23:53:04 +07:00
|
|
|
|
2013-07-24 14:36:51 +07:00
|
|
|
#include <asm/mach/arch.h>
|
2014-06-20 23:53:04 +07:00
|
|
|
|
2014-06-17 14:47:37 +07:00
|
|
|
#include "common.h"
|
2014-06-20 23:53:04 +07:00
|
|
|
#include "r8a7778.h"
|
2013-07-24 14:36:51 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* see board-bock.c for checking detail of dip-switch
|
|
|
|
*/
|
|
|
|
|
2013-10-02 15:33:36 +07:00
|
|
|
#define FPGA 0x18200000
|
|
|
|
#define IRQ0MR 0x30
|
|
|
|
#define COMCTLR 0x101c
|
2013-10-11 13:35:34 +07:00
|
|
|
|
|
|
|
#define PFC 0xfffc0000
|
|
|
|
#define PUPR4 0x110
|
2013-07-24 14:36:51 +07:00
|
|
|
static void __init bockw_init(void)
|
|
|
|
{
|
2013-10-11 13:35:06 +07:00
|
|
|
void __iomem *fpga;
|
2013-10-11 13:35:34 +07:00
|
|
|
void __iomem *pfc;
|
2013-10-02 15:33:36 +07:00
|
|
|
|
2013-07-24 14:36:51 +07:00
|
|
|
r8a7778_clock_init();
|
2013-10-02 15:33:36 +07:00
|
|
|
r8a7778_init_irq_extpin_dt(1);
|
2013-07-24 14:36:51 +07:00
|
|
|
r8a7778_add_dt_devices();
|
|
|
|
|
2013-10-02 15:33:36 +07:00
|
|
|
fpga = ioremap_nocache(FPGA, SZ_1M);
|
|
|
|
if (fpga) {
|
|
|
|
/*
|
|
|
|
* CAUTION
|
|
|
|
*
|
|
|
|
* IRQ0/1 is cascaded interrupt from FPGA.
|
|
|
|
* it should be cared in the future
|
|
|
|
* Now, it is assuming IRQ0 was used only from SMSC.
|
|
|
|
*/
|
|
|
|
u16 val = ioread16(fpga + IRQ0MR);
|
|
|
|
val &= ~(1 << 4); /* enable SMSC911x */
|
|
|
|
iowrite16(val, fpga + IRQ0MR);
|
2013-10-11 13:35:06 +07:00
|
|
|
|
|
|
|
iounmap(fpga);
|
2013-10-02 15:33:36 +07:00
|
|
|
}
|
|
|
|
|
2013-10-11 13:35:34 +07:00
|
|
|
pfc = ioremap_nocache(PFC, 0x200);
|
|
|
|
if (pfc) {
|
|
|
|
/*
|
|
|
|
* FIXME
|
|
|
|
*
|
|
|
|
* SDHI CD/WP pin needs pull-up
|
|
|
|
*/
|
|
|
|
iowrite32(ioread32(pfc + PUPR4) | (3 << 26), pfc + PUPR4);
|
|
|
|
iounmap(pfc);
|
2013-10-02 15:33:36 +07:00
|
|
|
}
|
|
|
|
|
2013-07-24 14:36:51 +07:00
|
|
|
of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const char *bockw_boards_compat_dt[] __initdata = {
|
|
|
|
"renesas,bockw-reference",
|
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
|
|
|
DT_MACHINE_START(BOCKW_DT, "bockw")
|
|
|
|
.init_early = r8a7778_init_delay,
|
|
|
|
.init_irq = r8a7778_init_irq_dt,
|
|
|
|
.init_machine = bockw_init,
|
|
|
|
.dt_compat = bockw_boards_compat_dt,
|
|
|
|
MACHINE_END
|