2012-11-26 21:46:12 +07:00
|
|
|
/*
|
|
|
|
* Copyright 2012 Stefan Roese
|
|
|
|
* Stefan Roese <sr@denx.de>
|
|
|
|
*
|
2014-09-03 00:25:26 +07:00
|
|
|
* This file is dual-licensed: you can use it either under the terms
|
|
|
|
* of the GPL or the X11 license, at your option. Note that this dual
|
|
|
|
* licensing only applies to this file, and not this project as a
|
|
|
|
* whole.
|
2012-11-26 21:46:12 +07:00
|
|
|
*
|
2014-09-03 00:25:26 +07:00
|
|
|
* a) This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of the
|
|
|
|
* License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* Or, alternatively,
|
|
|
|
*
|
|
|
|
* b) Permission is hereby granted, free of charge, to any person
|
|
|
|
* obtaining a copy of this software and associated documentation
|
|
|
|
* files (the "Software"), to deal in the Software without
|
|
|
|
* restriction, including without limitation the rights to use,
|
|
|
|
* copy, modify, merge, publish, distribute, sublicense, and/or
|
|
|
|
* sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following
|
|
|
|
* conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be
|
|
|
|
* included in all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
|
|
|
|
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
* OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
|
|
|
|
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
|
|
|
|
* HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
|
|
|
|
* WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
2012-11-26 21:46:12 +07:00
|
|
|
*/
|
|
|
|
|
2014-12-17 04:59:54 +07:00
|
|
|
#include "skeleton.dtsi"
|
2012-11-26 21:46:12 +07:00
|
|
|
|
2015-01-12 11:34:08 +07:00
|
|
|
#include <dt-bindings/thermal/thermal.h>
|
|
|
|
|
2015-10-13 03:28:46 +07:00
|
|
|
#include <dt-bindings/clock/sun4i-a10-pll2.h>
|
2014-12-17 04:59:56 +07:00
|
|
|
#include <dt-bindings/dma/sun4i-a10.h>
|
2012-11-26 21:46:12 +07:00
|
|
|
|
|
|
|
/ {
|
2013-03-14 02:07:37 +07:00
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
|
2013-11-17 01:17:29 +07:00
|
|
|
aliases {
|
|
|
|
ethernet0 = &emac;
|
|
|
|
};
|
|
|
|
|
2014-11-14 22:34:34 +07:00
|
|
|
chosen {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2014-11-18 18:07:13 +07:00
|
|
|
framebuffer@0 {
|
2015-05-03 16:53:07 +07:00
|
|
|
compatible = "allwinner,simple-framebuffer",
|
|
|
|
"simple-framebuffer";
|
2014-11-18 18:07:13 +07:00
|
|
|
allwinner,pipeline = "de_be0-lcd0-hdmi";
|
2016-06-05 19:22:47 +07:00
|
|
|
clocks = <&ahb_gates 36>, <&ahb_gates 43>,
|
|
|
|
<&ahb_gates 44>, <&de_be0_clk>,
|
|
|
|
<&tcon0_ch1_clk>, <&dram_gates 26>;
|
2014-11-14 22:34:34 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2015-01-19 20:01:17 +07:00
|
|
|
|
|
|
|
framebuffer@1 {
|
2015-05-03 16:53:07 +07:00
|
|
|
compatible = "allwinner,simple-framebuffer",
|
|
|
|
"simple-framebuffer";
|
2015-01-19 20:01:17 +07:00
|
|
|
allwinner,pipeline = "de_fe0-de_be0-lcd0-hdmi";
|
2016-05-11 02:24:06 +07:00
|
|
|
clocks = <&ahb_gates 36>, <&ahb_gates 43>,
|
|
|
|
<&ahb_gates 44>, <&ahb_gates 46>,
|
2016-06-05 19:22:47 +07:00
|
|
|
<&de_be0_clk>, <&de_fe0_clk>, <&tcon0_ch1_clk>,
|
2015-12-05 20:16:44 +07:00
|
|
|
<&dram_gates 25>, <&dram_gates 26>;
|
2015-01-19 20:01:17 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2015-01-19 20:05:12 +07:00
|
|
|
|
|
|
|
framebuffer@2 {
|
|
|
|
compatible = "allwinner,simple-framebuffer",
|
|
|
|
"simple-framebuffer";
|
|
|
|
allwinner,pipeline = "de_fe0-de_be0-lcd0";
|
2016-05-11 02:24:06 +07:00
|
|
|
clocks = <&ahb_gates 36>, <&ahb_gates 44>, <&ahb_gates 46>,
|
|
|
|
<&de_be0_clk>, <&de_fe0_clk>, <&tcon0_ch0_clk>,
|
2016-06-21 03:57:22 +07:00
|
|
|
<&dram_gates 25>, <&dram_gates 26>;
|
2015-01-19 20:05:12 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
framebuffer@3 {
|
|
|
|
compatible = "allwinner,simple-framebuffer",
|
|
|
|
"simple-framebuffer";
|
|
|
|
allwinner,pipeline = "de_fe0-de_be0-lcd0-tve0";
|
2016-05-11 02:24:06 +07:00
|
|
|
clocks = <&ahb_gates 34>, <&ahb_gates 36>,
|
|
|
|
<&ahb_gates 44>, <&ahb_gates 46>,
|
2016-06-05 19:22:47 +07:00
|
|
|
<&de_be0_clk>, <&de_fe0_clk>,
|
|
|
|
<&tcon0_ch1_clk>, <&dram_gates 5>,
|
|
|
|
<&dram_gates 25>, <&dram_gates 26>;
|
2015-01-19 20:05:12 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2014-11-14 22:34:34 +07:00
|
|
|
};
|
|
|
|
|
2013-03-14 02:07:37 +07:00
|
|
|
cpus {
|
2013-06-10 21:48:36 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2015-01-06 09:35:23 +07:00
|
|
|
cpu0: cpu@0 {
|
2013-04-19 00:41:57 +07:00
|
|
|
device_type = "cpu";
|
2013-03-14 02:07:37 +07:00
|
|
|
compatible = "arm,cortex-a8";
|
2013-04-19 00:41:57 +07:00
|
|
|
reg = <0x0>;
|
2015-01-06 09:35:23 +07:00
|
|
|
clocks = <&cpu>;
|
|
|
|
clock-latency = <244144>; /* 8 32k periods */
|
|
|
|
operating-points = <
|
2015-05-03 16:54:35 +07:00
|
|
|
/* kHz uV */
|
2015-01-06 09:35:23 +07:00
|
|
|
1008000 1400000
|
2015-05-03 16:54:35 +07:00
|
|
|
912000 1350000
|
|
|
|
864000 1300000
|
|
|
|
624000 1250000
|
2015-01-06 09:35:23 +07:00
|
|
|
>;
|
|
|
|
#cooling-cells = <2>;
|
|
|
|
cooling-min-level = <0>;
|
2015-03-24 23:53:27 +07:00
|
|
|
cooling-max-level = <3>;
|
2013-03-14 02:07:37 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2015-01-12 11:34:08 +07:00
|
|
|
thermal-zones {
|
|
|
|
cpu_thermal {
|
|
|
|
/* milliseconds */
|
|
|
|
polling-delay-passive = <250>;
|
|
|
|
polling-delay = <1000>;
|
|
|
|
thermal-sensors = <&rtp>;
|
|
|
|
|
|
|
|
cooling-maps {
|
|
|
|
map0 {
|
|
|
|
trip = <&cpu_alert0>;
|
|
|
|
cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
trips {
|
|
|
|
cpu_alert0: cpu_alert0 {
|
|
|
|
/* milliCelsius */
|
|
|
|
temperature = <850000>;
|
|
|
|
hysteresis = <2000>;
|
|
|
|
type = "passive";
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu_crit: cpu_crit {
|
|
|
|
/* milliCelsius */
|
|
|
|
temperature = <100000>;
|
|
|
|
hysteresis = <2000>;
|
|
|
|
type = "critical";
|
|
|
|
};
|
|
|
|
};
|
2013-03-14 02:07:37 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-11-26 21:46:12 +07:00
|
|
|
memory {
|
|
|
|
reg = <0x40000000 0x80000000>;
|
|
|
|
};
|
2013-01-26 21:36:54 +07:00
|
|
|
|
2013-03-14 02:07:37 +07:00
|
|
|
clocks {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This is a dummy clock, to be used as placeholder on
|
|
|
|
* other mux clocks when a specific parent clock is not
|
|
|
|
* yet implemented. It should be dropped when the driver
|
|
|
|
* is complete.
|
|
|
|
*/
|
|
|
|
dummy: dummy {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <0>;
|
|
|
|
};
|
|
|
|
|
2014-02-03 08:51:41 +07:00
|
|
|
osc24M: clk@01c20050 {
|
2013-03-14 02:07:37 +07:00
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-osc-clk";
|
2013-03-14 02:07:37 +07:00
|
|
|
reg = <0x01c20050 0x4>;
|
2013-04-09 20:48:04 +07:00
|
|
|
clock-frequency = <24000000>;
|
2014-02-03 08:51:41 +07:00
|
|
|
clock-output-names = "osc24M";
|
2013-03-14 02:07:37 +07:00
|
|
|
};
|
|
|
|
|
2016-05-04 00:14:18 +07:00
|
|
|
osc3M: osc3M_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <8>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
clock-output-names = "osc3M";
|
|
|
|
};
|
|
|
|
|
2014-02-03 08:51:41 +07:00
|
|
|
osc32k: clk@0 {
|
2013-03-14 02:07:37 +07:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <32768>;
|
2014-02-03 08:51:41 +07:00
|
|
|
clock-output-names = "osc32k";
|
2013-03-14 02:07:37 +07:00
|
|
|
};
|
|
|
|
|
2014-02-03 08:51:41 +07:00
|
|
|
pll1: clk@01c20000 {
|
2013-03-14 02:07:37 +07:00
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-pll1-clk";
|
2013-03-14 02:07:37 +07:00
|
|
|
reg = <0x01c20000 0x4>;
|
|
|
|
clocks = <&osc24M>;
|
2014-02-03 08:51:41 +07:00
|
|
|
clock-output-names = "pll1";
|
2013-03-14 02:07:37 +07:00
|
|
|
};
|
|
|
|
|
2015-10-13 03:21:49 +07:00
|
|
|
pll2: clk@01c20008 {
|
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun4i-a10-pll2-clk";
|
|
|
|
reg = <0x01c20008 0x8>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
clock-output-names = "pll2-1x", "pll2-2x",
|
|
|
|
"pll2-4x", "pll2-8x";
|
|
|
|
};
|
|
|
|
|
2016-05-04 00:14:18 +07:00
|
|
|
pll3: clk@01c20010 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-pll3-clk";
|
|
|
|
reg = <0x01c20010 0x4>;
|
|
|
|
clocks = <&osc3M>;
|
|
|
|
clock-output-names = "pll3";
|
|
|
|
};
|
|
|
|
|
|
|
|
pll3x2: pll3x2_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <1>;
|
|
|
|
clock-mult = <2>;
|
|
|
|
clocks = <&pll3>;
|
|
|
|
clock-output-names = "pll3-2x";
|
|
|
|
};
|
|
|
|
|
2014-02-03 08:51:41 +07:00
|
|
|
pll4: clk@01c20018 {
|
2013-12-23 10:32:35 +07:00
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-pll1-clk";
|
2013-12-23 10:32:35 +07:00
|
|
|
reg = <0x01c20018 0x4>;
|
|
|
|
clocks = <&osc24M>;
|
2014-02-03 08:51:41 +07:00
|
|
|
clock-output-names = "pll4";
|
2013-12-23 10:32:35 +07:00
|
|
|
};
|
|
|
|
|
2014-02-03 08:51:41 +07:00
|
|
|
pll5: clk@01c20020 {
|
2013-12-23 10:32:38 +07:00
|
|
|
#clock-cells = <1>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-pll5-clk";
|
2013-12-23 10:32:38 +07:00
|
|
|
reg = <0x01c20020 0x4>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
clock-output-names = "pll5_ddr", "pll5_other";
|
|
|
|
};
|
|
|
|
|
2014-02-03 08:51:41 +07:00
|
|
|
pll6: clk@01c20028 {
|
2013-12-23 10:32:38 +07:00
|
|
|
#clock-cells = <1>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-pll6-clk";
|
2013-12-23 10:32:38 +07:00
|
|
|
reg = <0x01c20028 0x4>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
clock-output-names = "pll6_sata", "pll6_other", "pll6";
|
|
|
|
};
|
|
|
|
|
2016-05-04 00:14:18 +07:00
|
|
|
pll7: clk@01c20030 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-pll3-clk";
|
|
|
|
reg = <0x01c20030 0x4>;
|
|
|
|
clocks = <&osc3M>;
|
|
|
|
clock-output-names = "pll7";
|
|
|
|
};
|
|
|
|
|
|
|
|
pll7x2: pll7x2_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <1>;
|
|
|
|
clock-mult = <2>;
|
|
|
|
clocks = <&pll7>;
|
|
|
|
clock-output-names = "pll7-2x";
|
|
|
|
};
|
|
|
|
|
2013-03-14 02:07:37 +07:00
|
|
|
/* dummy is 200M */
|
|
|
|
cpu: cpu@01c20054 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-cpu-clk";
|
2013-03-14 02:07:37 +07:00
|
|
|
reg = <0x01c20054 0x4>;
|
|
|
|
clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>;
|
2014-02-03 08:51:41 +07:00
|
|
|
clock-output-names = "cpu";
|
2013-03-14 02:07:37 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
axi: axi@01c20054 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-axi-clk";
|
2013-03-14 02:07:37 +07:00
|
|
|
reg = <0x01c20054 0x4>;
|
|
|
|
clocks = <&cpu>;
|
2014-02-03 08:51:41 +07:00
|
|
|
clock-output-names = "axi";
|
2013-03-14 02:07:37 +07:00
|
|
|
};
|
|
|
|
|
2014-02-03 08:51:41 +07:00
|
|
|
axi_gates: clk@01c2005c {
|
2013-03-14 02:07:37 +07:00
|
|
|
#clock-cells = <1>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-axi-gates-clk";
|
2013-03-14 02:07:37 +07:00
|
|
|
reg = <0x01c2005c 0x4>;
|
|
|
|
clocks = <&axi>;
|
2015-08-01 00:46:16 +07:00
|
|
|
clock-indices = <0>;
|
2013-03-14 02:07:37 +07:00
|
|
|
clock-output-names = "axi_dram";
|
|
|
|
};
|
|
|
|
|
|
|
|
ahb: ahb@01c20054 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-ahb-clk";
|
2013-03-14 02:07:37 +07:00
|
|
|
reg = <0x01c20054 0x4>;
|
|
|
|
clocks = <&axi>;
|
2014-02-03 08:51:41 +07:00
|
|
|
clock-output-names = "ahb";
|
2013-03-14 02:07:37 +07:00
|
|
|
};
|
|
|
|
|
2014-02-03 08:51:41 +07:00
|
|
|
ahb_gates: clk@01c20060 {
|
2013-03-14 02:07:37 +07:00
|
|
|
#clock-cells = <1>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-ahb-gates-clk";
|
2013-03-14 02:07:37 +07:00
|
|
|
reg = <0x01c20060 0x8>;
|
|
|
|
clocks = <&ahb>;
|
2015-08-01 00:46:16 +07:00
|
|
|
clock-indices = <0>, <1>,
|
|
|
|
<2>, <3>,
|
|
|
|
<4>, <5>, <6>,
|
|
|
|
<7>, <8>, <9>,
|
|
|
|
<10>, <11>, <12>,
|
|
|
|
<13>, <14>, <16>,
|
|
|
|
<17>, <18>, <20>,
|
|
|
|
<21>, <22>, <23>,
|
|
|
|
<24>, <25>, <26>,
|
|
|
|
<32>, <33>, <34>,
|
|
|
|
<35>, <36>, <37>,
|
|
|
|
<40>, <41>, <43>,
|
|
|
|
<44>, <45>,
|
|
|
|
<46>, <47>,
|
|
|
|
<50>, <52>;
|
2013-03-14 02:07:37 +07:00
|
|
|
clock-output-names = "ahb_usb0", "ahb_ehci0",
|
2015-08-01 00:46:16 +07:00
|
|
|
"ahb_ohci0", "ahb_ehci1",
|
|
|
|
"ahb_ohci1", "ahb_ss", "ahb_dma",
|
|
|
|
"ahb_bist", "ahb_mmc0", "ahb_mmc1",
|
|
|
|
"ahb_mmc2", "ahb_mmc3", "ahb_ms",
|
|
|
|
"ahb_nand", "ahb_sdram", "ahb_ace",
|
|
|
|
"ahb_emac", "ahb_ts", "ahb_spi0",
|
|
|
|
"ahb_spi1", "ahb_spi2", "ahb_spi3",
|
|
|
|
"ahb_pata", "ahb_sata", "ahb_gps",
|
|
|
|
"ahb_ve", "ahb_tvd", "ahb_tve0",
|
|
|
|
"ahb_tve1", "ahb_lcd0", "ahb_lcd1",
|
|
|
|
"ahb_csi0", "ahb_csi1", "ahb_hdmi",
|
|
|
|
"ahb_de_be0", "ahb_de_be1",
|
|
|
|
"ahb_de_fe0", "ahb_de_fe1",
|
|
|
|
"ahb_mp", "ahb_mali400";
|
2013-03-14 02:07:37 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
apb0: apb0@01c20054 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-apb0-clk";
|
2013-03-14 02:07:37 +07:00
|
|
|
reg = <0x01c20054 0x4>;
|
|
|
|
clocks = <&ahb>;
|
2014-02-03 08:51:41 +07:00
|
|
|
clock-output-names = "apb0";
|
2013-03-14 02:07:37 +07:00
|
|
|
};
|
|
|
|
|
2014-02-03 08:51:41 +07:00
|
|
|
apb0_gates: clk@01c20068 {
|
2013-03-14 02:07:37 +07:00
|
|
|
#clock-cells = <1>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-apb0-gates-clk";
|
2013-03-14 02:07:37 +07:00
|
|
|
reg = <0x01c20068 0x4>;
|
|
|
|
clocks = <&apb0>;
|
2015-08-01 00:46:16 +07:00
|
|
|
clock-indices = <0>, <1>,
|
|
|
|
<2>, <3>,
|
|
|
|
<5>, <6>,
|
|
|
|
<7>, <10>;
|
2013-03-14 02:07:37 +07:00
|
|
|
clock-output-names = "apb0_codec", "apb0_spdif",
|
2015-08-01 00:46:16 +07:00
|
|
|
"apb0_ac97", "apb0_iis",
|
|
|
|
"apb0_pio", "apb0_ir0",
|
|
|
|
"apb0_ir1", "apb0_keypad";
|
2013-03-14 02:07:37 +07:00
|
|
|
};
|
|
|
|
|
2014-11-06 10:40:30 +07:00
|
|
|
apb1: clk@01c20058 {
|
2013-03-14 02:07:37 +07:00
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-apb1-clk";
|
2013-03-14 02:07:37 +07:00
|
|
|
reg = <0x01c20058 0x4>;
|
2014-11-06 10:40:30 +07:00
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
|
2014-02-03 08:51:41 +07:00
|
|
|
clock-output-names = "apb1";
|
2013-03-14 02:07:37 +07:00
|
|
|
};
|
|
|
|
|
2014-02-03 08:51:41 +07:00
|
|
|
apb1_gates: clk@01c2006c {
|
2013-03-14 02:07:37 +07:00
|
|
|
#clock-cells = <1>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-apb1-gates-clk";
|
2013-03-14 02:07:37 +07:00
|
|
|
reg = <0x01c2006c 0x4>;
|
|
|
|
clocks = <&apb1>;
|
2015-08-01 00:46:16 +07:00
|
|
|
clock-indices = <0>, <1>,
|
|
|
|
<2>, <4>,
|
|
|
|
<5>, <6>,
|
|
|
|
<7>, <16>,
|
|
|
|
<17>, <18>,
|
|
|
|
<19>, <20>,
|
|
|
|
<21>, <22>,
|
|
|
|
<23>;
|
2013-03-14 02:07:37 +07:00
|
|
|
clock-output-names = "apb1_i2c0", "apb1_i2c1",
|
2015-08-01 00:46:16 +07:00
|
|
|
"apb1_i2c2", "apb1_can",
|
|
|
|
"apb1_scr", "apb1_ps20",
|
|
|
|
"apb1_ps21", "apb1_uart0",
|
|
|
|
"apb1_uart1", "apb1_uart2",
|
|
|
|
"apb1_uart3", "apb1_uart4",
|
|
|
|
"apb1_uart5", "apb1_uart6",
|
|
|
|
"apb1_uart7";
|
2013-03-14 02:07:37 +07:00
|
|
|
};
|
2013-12-23 10:32:41 +07:00
|
|
|
|
|
|
|
nand_clk: clk@01c20080 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 10:32:41 +07:00
|
|
|
reg = <0x01c20080 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "nand";
|
|
|
|
};
|
|
|
|
|
|
|
|
ms_clk: clk@01c20084 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 10:32:41 +07:00
|
|
|
reg = <0x01c20084 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "ms";
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc0_clk: clk@01c20088 {
|
2014-07-12 00:39:06 +07:00
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun4i-a10-mmc-clk";
|
2013-12-23 10:32:41 +07:00
|
|
|
reg = <0x01c20088 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
2014-07-12 00:39:06 +07:00
|
|
|
clock-output-names = "mmc0",
|
|
|
|
"mmc0_output",
|
|
|
|
"mmc0_sample";
|
2013-12-23 10:32:41 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc1_clk: clk@01c2008c {
|
2014-07-12 00:39:06 +07:00
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun4i-a10-mmc-clk";
|
2013-12-23 10:32:41 +07:00
|
|
|
reg = <0x01c2008c 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
2014-07-12 00:39:06 +07:00
|
|
|
clock-output-names = "mmc1",
|
|
|
|
"mmc1_output",
|
|
|
|
"mmc1_sample";
|
2013-12-23 10:32:41 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc2_clk: clk@01c20090 {
|
2014-07-12 00:39:06 +07:00
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun4i-a10-mmc-clk";
|
2013-12-23 10:32:41 +07:00
|
|
|
reg = <0x01c20090 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
2014-07-12 00:39:06 +07:00
|
|
|
clock-output-names = "mmc2",
|
|
|
|
"mmc2_output",
|
|
|
|
"mmc2_sample";
|
2013-12-23 10:32:41 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc3_clk: clk@01c20094 {
|
2014-07-12 00:39:06 +07:00
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun4i-a10-mmc-clk";
|
2013-12-23 10:32:41 +07:00
|
|
|
reg = <0x01c20094 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
2014-07-12 00:39:06 +07:00
|
|
|
clock-output-names = "mmc3",
|
|
|
|
"mmc3_output",
|
|
|
|
"mmc3_sample";
|
2013-12-23 10:32:41 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
ts_clk: clk@01c20098 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 10:32:41 +07:00
|
|
|
reg = <0x01c20098 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "ts";
|
|
|
|
};
|
|
|
|
|
|
|
|
ss_clk: clk@01c2009c {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 10:32:41 +07:00
|
|
|
reg = <0x01c2009c 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "ss";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi0_clk: clk@01c200a0 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 10:32:41 +07:00
|
|
|
reg = <0x01c200a0 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "spi0";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi1_clk: clk@01c200a4 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 10:32:41 +07:00
|
|
|
reg = <0x01c200a4 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "spi1";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi2_clk: clk@01c200a8 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 10:32:41 +07:00
|
|
|
reg = <0x01c200a8 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "spi2";
|
|
|
|
};
|
|
|
|
|
|
|
|
pata_clk: clk@01c200ac {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 10:32:41 +07:00
|
|
|
reg = <0x01c200ac 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "pata";
|
|
|
|
};
|
|
|
|
|
|
|
|
ir0_clk: clk@01c200b0 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 10:32:41 +07:00
|
|
|
reg = <0x01c200b0 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "ir0";
|
|
|
|
};
|
|
|
|
|
|
|
|
ir1_clk: clk@01c200b4 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 10:32:41 +07:00
|
|
|
reg = <0x01c200b4 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "ir1";
|
|
|
|
};
|
|
|
|
|
2016-03-22 03:01:01 +07:00
|
|
|
spdif_clk: clk@01c200c0 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-mod1-clk";
|
|
|
|
reg = <0x01c200c0 0x4>;
|
|
|
|
clocks = <&pll2 SUN4I_A10_PLL2_8X>,
|
|
|
|
<&pll2 SUN4I_A10_PLL2_4X>,
|
|
|
|
<&pll2 SUN4I_A10_PLL2_2X>,
|
|
|
|
<&pll2 SUN4I_A10_PLL2_1X>;
|
|
|
|
clock-output-names = "spdif";
|
|
|
|
};
|
|
|
|
|
2014-02-07 22:21:51 +07:00
|
|
|
usb_clk: clk@01c200cc {
|
|
|
|
#clock-cells = <1>;
|
2015-05-03 16:54:35 +07:00
|
|
|
#reset-cells = <1>;
|
2014-02-07 22:21:51 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-usb-clk";
|
|
|
|
reg = <0x01c200cc 0x4>;
|
|
|
|
clocks = <&pll6 1>;
|
2015-05-03 16:53:07 +07:00
|
|
|
clock-output-names = "usb_ohci0", "usb_ohci1",
|
|
|
|
"usb_phy";
|
2014-02-07 22:21:51 +07:00
|
|
|
};
|
|
|
|
|
2013-12-23 10:32:41 +07:00
|
|
|
spi3_clk: clk@01c200d4 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 10:32:41 +07:00
|
|
|
reg = <0x01c200d4 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "spi3";
|
|
|
|
};
|
2015-10-13 03:28:46 +07:00
|
|
|
|
2015-12-05 20:16:44 +07:00
|
|
|
dram_gates: clk@01c20100 {
|
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun4i-a10-dram-gates-clk";
|
|
|
|
reg = <0x01c20100 0x4>;
|
|
|
|
clocks = <&pll5 0>;
|
|
|
|
clock-indices = <0>,
|
|
|
|
<1>, <2>,
|
|
|
|
<3>,
|
|
|
|
<4>,
|
|
|
|
<5>, <6>,
|
|
|
|
<15>,
|
|
|
|
<24>, <25>,
|
|
|
|
<26>, <27>,
|
|
|
|
<28>, <29>;
|
|
|
|
clock-output-names = "dram_ve",
|
|
|
|
"dram_csi0", "dram_csi1",
|
|
|
|
"dram_ts",
|
|
|
|
"dram_tvd",
|
|
|
|
"dram_tve0", "dram_tve1",
|
|
|
|
"dram_output",
|
|
|
|
"dram_de_fe1", "dram_de_fe0",
|
|
|
|
"dram_de_be0", "dram_de_be1",
|
|
|
|
"dram_de_mp", "dram_ace";
|
|
|
|
};
|
|
|
|
|
2016-05-11 02:24:06 +07:00
|
|
|
de_be0_clk: clk@01c20104 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
#reset-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-display-clk";
|
|
|
|
reg = <0x01c20104 0x4>;
|
|
|
|
clocks = <&pll3>, <&pll7>, <&pll5 1>;
|
|
|
|
clock-output-names = "de-be0";
|
|
|
|
};
|
|
|
|
|
|
|
|
de_be1_clk: clk@01c20108 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
#reset-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-display-clk";
|
|
|
|
reg = <0x01c20108 0x4>;
|
|
|
|
clocks = <&pll3>, <&pll7>, <&pll5 1>;
|
|
|
|
clock-output-names = "de-be1";
|
|
|
|
};
|
|
|
|
|
|
|
|
de_fe0_clk: clk@01c2010c {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
#reset-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-display-clk";
|
|
|
|
reg = <0x01c2010c 0x4>;
|
|
|
|
clocks = <&pll3>, <&pll7>, <&pll5 1>;
|
|
|
|
clock-output-names = "de-fe0";
|
|
|
|
};
|
|
|
|
|
|
|
|
de_fe1_clk: clk@01c20110 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
#reset-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-display-clk";
|
|
|
|
reg = <0x01c20110 0x4>;
|
|
|
|
clocks = <&pll3>, <&pll7>, <&pll5 1>;
|
|
|
|
clock-output-names = "de-fe1";
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
tcon0_ch0_clk: clk@01c20118 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
compatible = "allwinner,sun4i-a10-tcon-ch0-clk";
|
|
|
|
reg = <0x01c20118 0x4>;
|
|
|
|
clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
|
|
|
|
clock-output-names = "tcon0-ch0-sclk";
|
|
|
|
|
|
|
|
};
|
|
|
|
|
|
|
|
tcon1_ch0_clk: clk@01c2011c {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
compatible = "allwinner,sun4i-a10-tcon-ch1-clk";
|
|
|
|
reg = <0x01c2011c 0x4>;
|
|
|
|
clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
|
|
|
|
clock-output-names = "tcon1-ch0-sclk";
|
|
|
|
|
|
|
|
};
|
|
|
|
|
|
|
|
tcon0_ch1_clk: clk@01c2012c {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-tcon-ch0-clk";
|
|
|
|
reg = <0x01c2012c 0x4>;
|
|
|
|
clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
|
|
|
|
clock-output-names = "tcon0-ch1-sclk";
|
|
|
|
|
|
|
|
};
|
|
|
|
|
|
|
|
tcon1_ch1_clk: clk@01c20130 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-tcon-ch1-clk";
|
|
|
|
reg = <0x01c20130 0x4>;
|
|
|
|
clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
|
|
|
|
clock-output-names = "tcon1-ch1-sclk";
|
|
|
|
|
|
|
|
};
|
|
|
|
|
2015-12-05 20:16:45 +07:00
|
|
|
ve_clk: clk@01c2013c {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
#reset-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-ve-clk";
|
|
|
|
reg = <0x01c2013c 0x4>;
|
|
|
|
clocks = <&pll4>;
|
|
|
|
clock-output-names = "ve";
|
|
|
|
};
|
|
|
|
|
2015-10-13 03:28:46 +07:00
|
|
|
codec_clk: clk@01c20140 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-codec-clk";
|
|
|
|
reg = <0x01c20140 0x4>;
|
|
|
|
clocks = <&pll2 SUN4I_A10_PLL2_1X>;
|
|
|
|
clock-output-names = "codec";
|
|
|
|
};
|
2013-03-14 02:07:37 +07:00
|
|
|
};
|
|
|
|
|
2013-08-03 21:07:36 +07:00
|
|
|
soc@01c00000 {
|
2013-03-14 02:07:37 +07:00
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2015-03-26 21:53:44 +07:00
|
|
|
sram-controller@01c00000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-sram-controller";
|
|
|
|
reg = <0x01c00000 0x30>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
sram_a: sram@00000000 {
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0x00000000 0xc000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x00000000 0xc000>;
|
|
|
|
|
|
|
|
emac_sram: sram-section@8000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-sram-a3-a4";
|
|
|
|
reg = <0x8000 0x4000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
sram_d: sram@00010000 {
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0x00010000 0x1000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x00010000 0x1000>;
|
|
|
|
|
|
|
|
otg_sram: sram-section@0000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-sram-d";
|
|
|
|
reg = <0x0000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-08-05 03:09:57 +07:00
|
|
|
dma: dma-controller@01c02000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-dma";
|
|
|
|
reg = <0x01c02000 0x1000>;
|
|
|
|
interrupts = <27>;
|
|
|
|
clocks = <&ahb_gates 6>;
|
|
|
|
#dma-cells = <2>;
|
|
|
|
};
|
|
|
|
|
2016-06-14 18:17:36 +07:00
|
|
|
nfc: nand@01c03000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-nand";
|
|
|
|
reg = <0x01c03000 0x1000>;
|
|
|
|
interrupts = <37>;
|
|
|
|
clocks = <&ahb_gates 13>, <&nand_clk>;
|
|
|
|
clock-names = "ahb", "mod";
|
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 3>;
|
|
|
|
dma-names = "rxtx";
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2014-02-23 04:35:55 +07:00
|
|
|
spi0: spi@01c05000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-spi";
|
|
|
|
reg = <0x01c05000 0x1000>;
|
|
|
|
interrupts = <10>;
|
|
|
|
clocks = <&ahb_gates 20>, <&spi0_clk>;
|
|
|
|
clock-names = "ahb", "mod";
|
2014-12-17 04:59:56 +07:00
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 27>,
|
|
|
|
<&dma SUN4I_DMA_DEDICATED 26>;
|
2014-08-05 03:10:00 +07:00
|
|
|
dma-names = "rx", "tx";
|
2014-02-23 04:35:55 +07:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
spi1: spi@01c06000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-spi";
|
|
|
|
reg = <0x01c06000 0x1000>;
|
|
|
|
interrupts = <11>;
|
|
|
|
clocks = <&ahb_gates 21>, <&spi1_clk>;
|
|
|
|
clock-names = "ahb", "mod";
|
2014-12-17 04:59:56 +07:00
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 9>,
|
|
|
|
<&dma SUN4I_DMA_DEDICATED 8>;
|
2014-08-05 03:10:00 +07:00
|
|
|
dma-names = "rx", "tx";
|
2014-02-23 04:35:55 +07:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2013-05-30 10:49:23 +07:00
|
|
|
emac: ethernet@01c0b000 {
|
2014-02-02 20:49:13 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-emac";
|
2013-05-30 10:49:23 +07:00
|
|
|
reg = <0x01c0b000 0x1000>;
|
|
|
|
interrupts = <55>;
|
|
|
|
clocks = <&ahb_gates 17>;
|
2015-03-26 21:53:44 +07:00
|
|
|
allwinner,sram = <&emac_sram 1>;
|
2013-05-30 10:49:23 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2015-01-20 02:35:22 +07:00
|
|
|
mdio: mdio@01c0b080 {
|
2014-02-02 20:49:13 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mdio";
|
2013-05-30 10:49:23 +07:00
|
|
|
reg = <0x01c0b080 0x14>;
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2014-05-02 22:57:18 +07:00
|
|
|
mmc0: mmc@01c0f000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-mmc";
|
|
|
|
reg = <0x01c0f000 0x1000>;
|
2014-07-12 00:39:06 +07:00
|
|
|
clocks = <&ahb_gates 8>,
|
|
|
|
<&mmc0_clk 0>,
|
|
|
|
<&mmc0_clk 1>,
|
|
|
|
<&mmc0_clk 2>;
|
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2014-05-02 22:57:18 +07:00
|
|
|
interrupts = <32>;
|
|
|
|
status = "disabled";
|
2015-03-10 22:27:09 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 22:57:18 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc1: mmc@01c10000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-mmc";
|
|
|
|
reg = <0x01c10000 0x1000>;
|
2014-07-12 00:39:06 +07:00
|
|
|
clocks = <&ahb_gates 9>,
|
|
|
|
<&mmc1_clk 0>,
|
|
|
|
<&mmc1_clk 1>,
|
|
|
|
<&mmc1_clk 2>;
|
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2014-05-02 22:57:18 +07:00
|
|
|
interrupts = <33>;
|
|
|
|
status = "disabled";
|
2015-03-10 22:27:09 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 22:57:18 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc2: mmc@01c11000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-mmc";
|
|
|
|
reg = <0x01c11000 0x1000>;
|
2014-07-12 00:39:06 +07:00
|
|
|
clocks = <&ahb_gates 10>,
|
|
|
|
<&mmc2_clk 0>,
|
|
|
|
<&mmc2_clk 1>,
|
|
|
|
<&mmc2_clk 2>;
|
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2014-05-02 22:57:18 +07:00
|
|
|
interrupts = <34>;
|
|
|
|
status = "disabled";
|
2015-03-10 22:27:09 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 22:57:18 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc3: mmc@01c12000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-mmc";
|
|
|
|
reg = <0x01c12000 0x1000>;
|
2014-07-12 00:39:06 +07:00
|
|
|
clocks = <&ahb_gates 11>,
|
|
|
|
<&mmc3_clk 0>,
|
|
|
|
<&mmc3_clk 1>,
|
|
|
|
<&mmc3_clk 2>;
|
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2014-05-02 22:57:18 +07:00
|
|
|
interrupts = <35>;
|
|
|
|
status = "disabled";
|
2015-03-10 22:27:09 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 22:57:18 +07:00
|
|
|
};
|
|
|
|
|
2015-02-04 01:17:35 +07:00
|
|
|
usb_otg: usb@01c13000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-musb";
|
|
|
|
reg = <0x01c13000 0x0400>;
|
|
|
|
clocks = <&ahb_gates 0>;
|
|
|
|
interrupts = <38>;
|
|
|
|
interrupt-names = "mc";
|
|
|
|
phys = <&usbphy 0>;
|
|
|
|
phy-names = "usb";
|
|
|
|
extcon = <&usbphy 0>;
|
|
|
|
allwinner,sram = <&otg_sram 1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-03-02 02:26:23 +07:00
|
|
|
usbphy: phy@01c13400 {
|
|
|
|
#phy-cells = <1>;
|
|
|
|
compatible = "allwinner,sun4i-a10-usb-phy";
|
|
|
|
reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
|
|
|
|
reg-names = "phy_ctrl", "pmu1", "pmu2";
|
|
|
|
clocks = <&usb_clk 8>;
|
|
|
|
clock-names = "usb_phy";
|
2014-12-18 18:10:35 +07:00
|
|
|
resets = <&usb_clk 0>, <&usb_clk 1>, <&usb_clk 2>;
|
|
|
|
reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
|
2014-03-02 02:26:23 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ehci0: usb@01c14000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
|
|
|
|
reg = <0x01c14000 0x100>;
|
|
|
|
interrupts = <39>;
|
|
|
|
clocks = <&ahb_gates 1>;
|
|
|
|
phys = <&usbphy 1>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ohci0: usb@01c14400 {
|
|
|
|
compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
|
|
|
|
reg = <0x01c14400 0x100>;
|
|
|
|
interrupts = <64>;
|
|
|
|
clocks = <&usb_clk 6>, <&ahb_gates 2>;
|
|
|
|
phys = <&usbphy 1>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2015-07-17 21:39:38 +07:00
|
|
|
crypto: crypto-engine@01c15000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-crypto";
|
|
|
|
reg = <0x01c15000 0x1000>;
|
|
|
|
interrupts = <86>;
|
|
|
|
clocks = <&ahb_gates 5>, <&ss_clk>;
|
|
|
|
clock-names = "ahb", "mod";
|
|
|
|
};
|
|
|
|
|
2014-02-23 04:35:55 +07:00
|
|
|
spi2: spi@01c17000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-spi";
|
|
|
|
reg = <0x01c17000 0x1000>;
|
|
|
|
interrupts = <12>;
|
|
|
|
clocks = <&ahb_gates 22>, <&spi2_clk>;
|
|
|
|
clock-names = "ahb", "mod";
|
2014-12-17 04:59:56 +07:00
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 29>,
|
|
|
|
<&dma SUN4I_DMA_DEDICATED 28>;
|
2014-08-05 03:10:00 +07:00
|
|
|
dma-names = "rx", "tx";
|
2014-02-23 04:35:55 +07:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2014-03-02 02:26:21 +07:00
|
|
|
ahci: sata@01c18000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-ahci";
|
|
|
|
reg = <0x01c18000 0x1000>;
|
|
|
|
interrupts = <56>;
|
|
|
|
clocks = <&pll6 0>, <&ahb_gates 25>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-03-02 02:26:23 +07:00
|
|
|
ehci1: usb@01c1c000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
|
|
|
|
reg = <0x01c1c000 0x100>;
|
|
|
|
interrupts = <40>;
|
|
|
|
clocks = <&ahb_gates 3>;
|
|
|
|
phys = <&usbphy 2>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ohci1: usb@01c1c400 {
|
|
|
|
compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
|
|
|
|
reg = <0x01c1c400 0x100>;
|
|
|
|
interrupts = <65>;
|
|
|
|
clocks = <&usb_clk 7>, <&ahb_gates 4>;
|
|
|
|
phys = <&usbphy 2>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-02-23 04:35:55 +07:00
|
|
|
spi3: spi@01c1f000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-spi";
|
|
|
|
reg = <0x01c1f000 0x1000>;
|
|
|
|
interrupts = <50>;
|
|
|
|
clocks = <&ahb_gates 23>, <&spi3_clk>;
|
|
|
|
clock-names = "ahb", "mod";
|
2014-12-17 04:59:56 +07:00
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 31>,
|
|
|
|
<&dma SUN4I_DMA_DEDICATED 30>;
|
2014-08-05 03:10:00 +07:00
|
|
|
dma-names = "rx", "tx";
|
2014-02-23 04:35:55 +07:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2013-03-14 02:07:37 +07:00
|
|
|
intc: interrupt-controller@01c20400 {
|
2014-02-08 03:50:26 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-ic";
|
2013-03-14 02:07:37 +07:00
|
|
|
reg = <0x01c20400 0x400>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2013-01-28 01:26:05 +07:00
|
|
|
pio: pinctrl@01c20800 {
|
2013-01-26 21:36:54 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-pinctrl";
|
|
|
|
reg = <0x01c20800 0x400>;
|
2013-04-06 20:00:48 +07:00
|
|
|
interrupts = <28>;
|
2016-10-19 16:15:27 +07:00
|
|
|
clocks = <&apb0_gates 5>, <&osc24M>, <&osc32k>;
|
|
|
|
clock-names = "apb", "hosc", "losc";
|
2013-01-28 01:26:05 +07:00
|
|
|
gpio-controller;
|
2013-04-06 20:00:48 +07:00
|
|
|
interrupt-controller;
|
2015-06-17 16:44:24 +07:00
|
|
|
#interrupt-cells = <3>;
|
2013-01-28 01:26:05 +07:00
|
|
|
#gpio-cells = <3>;
|
2013-01-26 21:36:55 +07:00
|
|
|
|
2017-04-04 00:00:12 +07:00
|
|
|
can0_pins_a: can0@0 {
|
|
|
|
pins = "PH20", "PH21";
|
|
|
|
function = "can";
|
|
|
|
};
|
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
emac_pins_a: emac0@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PA0", "PA1", "PA2",
|
|
|
|
"PA3", "PA4", "PA5", "PA6",
|
|
|
|
"PA7", "PA8", "PA9", "PA10",
|
|
|
|
"PA11", "PA12", "PA13", "PA14",
|
|
|
|
"PA15", "PA16";
|
|
|
|
function = "emac";
|
2014-04-28 23:17:10 +07:00
|
|
|
};
|
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
i2c0_pins_a: i2c0@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB0", "PB1";
|
|
|
|
function = "i2c0";
|
2013-01-26 21:36:55 +07:00
|
|
|
};
|
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
i2c1_pins_a: i2c1@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB18", "PB19";
|
|
|
|
function = "i2c1";
|
2013-01-26 21:36:55 +07:00
|
|
|
};
|
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
i2c2_pins_a: i2c2@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB20", "PB21";
|
|
|
|
function = "i2c2";
|
2013-01-26 21:36:55 +07:00
|
|
|
};
|
2013-03-10 19:44:38 +07:00
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
ir0_rx_pins_a: ir0@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB4";
|
|
|
|
function = "ir0";
|
2013-03-10 19:44:38 +07:00
|
|
|
};
|
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
ir0_tx_pins_a: ir0@1 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB3";
|
|
|
|
function = "ir0";
|
2013-03-10 19:44:38 +07:00
|
|
|
};
|
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
ir1_rx_pins_a: ir1@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB23";
|
|
|
|
function = "ir1";
|
2013-03-10 19:44:38 +07:00
|
|
|
};
|
Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/net-next
Pull networking updates from David Miller:
"This is a re-do of the net-next pull request for the current merge
window. The only difference from the one I made the other day is that
this has Eliezer's interface renames and the timeout handling changes
made based upon your feedback, as well as a few bug fixes that have
trickeled in.
Highlights:
1) Low latency device polling, eliminating the cost of interrupt
handling and context switches. Allows direct polling of a network
device from socket operations, such as recvmsg() and poll().
Currently ixgbe, mlx4, and bnx2x support this feature.
Full high level description, performance numbers, and design in
commit 0a4db187a999 ("Merge branch 'll_poll'")
From Eliezer Tamir.
2) With the routing cache removed, ip_check_mc_rcu() gets exercised
more than ever before in the case where we have lots of multicast
addresses. Use a hash table instead of a simple linked list, from
Eric Dumazet.
3) Add driver for Atheros CQA98xx 802.11ac wireless devices, from
Bartosz Markowski, Janusz Dziedzic, Kalle Valo, Marek Kwaczynski,
Marek Puzyniak, Michal Kazior, and Sujith Manoharan.
4) Support reporting the TUN device persist flag to userspace, from
Pavel Emelyanov.
5) Allow controlling network device VF link state using netlink, from
Rony Efraim.
6) Support GRE tunneling in openvswitch, from Pravin B Shelar.
7) Adjust SOCK_MIN_RCVBUF and SOCK_MIN_SNDBUF for modern times, from
Daniel Borkmann and Eric Dumazet.
8) Allow controlling of TCP quickack behavior on a per-route basis,
from Cong Wang.
9) Several bug fixes and improvements to vxlan from Stephen
Hemminger, Pravin B Shelar, and Mike Rapoport. In particular,
support receiving on multiple UDP ports.
10) Major cleanups, particular in the area of debugging and cookie
lifetime handline, to the SCTP protocol code. From Daniel
Borkmann.
11) Allow packets to cross network namespaces when traversing tunnel
devices. From Nicolas Dichtel.
12) Allow monitoring netlink traffic via AF_PACKET sockets, in a
manner akin to how we monitor real network traffic via ptype_all.
From Daniel Borkmann.
13) Several bug fixes and improvements for the new alx device driver,
from Johannes Berg.
14) Fix scalability issues in the netem packet scheduler's time queue,
by using an rbtree. From Eric Dumazet.
15) Several bug fixes in TCP loss recovery handling, from Yuchung
Cheng.
16) Add support for GSO segmentation of MPLS packets, from Simon
Horman.
17) Make network notifiers have a real data type for the opaque
pointer that's passed into them. Use this to properly handle
network device flag changes in arp_netdev_event(). From Jiri
Pirko and Timo Teräs.
18) Convert several drivers over to module_pci_driver(), from Peter
Huewe.
19) tcp_fixup_rcvbuf() can loop 500 times over loopback, just use a
O(1) calculation instead. From Eric Dumazet.
20) Support setting of explicit tunnel peer addresses in ipv6, just
like ipv4. From Nicolas Dichtel.
21) Protect x86 BPF JIT against spraying attacks, from Eric Dumazet.
22) Prevent a single high rate flow from overruning an individual cpu
during RX packet processing via selective flow shedding. From
Willem de Bruijn.
23) Don't use spinlocks in TCP md5 signing fast paths, from Eric
Dumazet.
24) Don't just drop GSO packets which are above the TBF scheduler's
burst limit, chop them up so they are in-bounds instead. Also
from Eric Dumazet.
25) VLAN offloads are missed when configured on top of a bridge, fix
from Vlad Yasevich.
26) Support IPV6 in ping sockets. From Lorenzo Colitti.
27) Receive flow steering targets should be updated at poll() time
too, from David Majnemer.
28) Fix several corner case regressions in PMTU/redirect handling due
to the routing cache removal, from Timo Teräs.
29) We have to be mindful of ipv4 mapped ipv6 sockets in
upd_v6_push_pending_frames(). From Hannes Frederic Sowa.
30) Fix L2TP sequence number handling bugs, from James Chapman."
* git://git.kernel.org/pub/scm/linux/kernel/git/davem/net-next: (1214 commits)
drivers/net: caif: fix wrong rtnl_is_locked() usage
drivers/net: enic: release rtnl_lock on error-path
vhost-net: fix use-after-free in vhost_net_flush
net: mv643xx_eth: do not use port number as platform device id
net: sctp: confirm route during forward progress
virtio_net: fix race in RX VQ processing
virtio: support unlocked queue poll
net/cadence/macb: fix bug/typo in extracting gem_irq_read_clear bit
Documentation: Fix references to defunct linux-net@vger.kernel.org
net/fs: change busy poll time accounting
net: rename low latency sockets functions to busy poll
bridge: fix some kernel warning in multicast timer
sfc: Fix memory leak when discarding scattered packets
sit: fix tunnel update via netlink
dt:net:stmmac: Add dt specific phy reset callback support.
dt:net:stmmac: Add support to dwmac version 3.610 and 3.710
dt:net:stmmac: Allocate platform data only if its NULL.
net:stmmac: fix memleak in the open method
ipv6: rt6_check_neigh should successfully verify neigh if no NUD information are available
net: ipv6: fix wrong ping_v6_sendmsg return value
...
2013-07-10 08:24:39 +07:00
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
ir1_tx_pins_a: ir1@1 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB22";
|
|
|
|
function = "ir1";
|
2013-05-30 10:49:22 +07:00
|
|
|
};
|
2014-05-02 22:57:19 +07:00
|
|
|
|
|
|
|
mmc0_pins_a: mmc0@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PF0", "PF1", "PF2",
|
|
|
|
"PF3", "PF4", "PF5";
|
|
|
|
function = "mmc0";
|
|
|
|
drive-strength = <30>;
|
2016-11-17 16:34:38 +07:00
|
|
|
bias-pull-up;
|
2014-05-02 22:57:19 +07:00
|
|
|
};
|
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
ps20_pins_a: ps20@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI20", "PI21";
|
|
|
|
function = "ps2";
|
2014-07-01 04:57:58 +07:00
|
|
|
};
|
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
ps21_pins_a: ps21@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PH12", "PH13";
|
|
|
|
function = "ps2";
|
2015-05-02 18:36:20 +07:00
|
|
|
};
|
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
pwm0_pins_a: pwm0@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB2";
|
|
|
|
function = "pwm";
|
2015-05-02 18:36:20 +07:00
|
|
|
};
|
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
pwm1_pins_a: pwm1@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI3";
|
|
|
|
function = "pwm";
|
2014-07-01 04:57:58 +07:00
|
|
|
};
|
2014-12-08 17:14:01 +07:00
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
spdif_tx_pins_a: spdif@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB13";
|
|
|
|
function = "spdif";
|
|
|
|
bias-pull-up;
|
2016-06-10 15:05:18 +07:00
|
|
|
};
|
|
|
|
|
2014-12-08 17:14:01 +07:00
|
|
|
spi0_pins_a: spi0@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI11", "PI12", "PI13";
|
|
|
|
function = "spi0";
|
2015-05-03 14:25:41 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
spi0_cs0_pins_a: spi0_cs0@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI10";
|
|
|
|
function = "spi0";
|
2014-12-08 17:14:01 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
spi1_pins_a: spi1@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI17", "PI18", "PI19";
|
|
|
|
function = "spi1";
|
2015-05-03 14:25:41 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
spi1_cs0_pins_a: spi1_cs0@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI16";
|
|
|
|
function = "spi1";
|
2014-12-08 17:14:01 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
spi2_pins_a: spi2@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PC20", "PC21", "PC22";
|
|
|
|
function = "spi2";
|
2014-12-08 17:14:01 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
spi2_pins_b: spi2@1 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB15", "PB16", "PB17";
|
|
|
|
function = "spi2";
|
2015-05-03 14:25:41 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
spi2_cs0_pins_a: spi2_cs0@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PC19";
|
|
|
|
function = "spi2";
|
2015-05-03 14:25:41 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
spi2_cs0_pins_b: spi2_cs0@1 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB14";
|
|
|
|
function = "spi2";
|
2014-12-08 17:14:01 +07:00
|
|
|
};
|
2015-01-25 20:40:09 +07:00
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
uart0_pins_a: uart0@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB22", "PB23";
|
|
|
|
function = "uart0";
|
2015-01-25 20:40:09 +07:00
|
|
|
};
|
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
uart0_pins_b: uart0@1 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PF2", "PF4";
|
|
|
|
function = "uart0";
|
2014-07-01 04:57:58 +07:00
|
|
|
};
|
2016-03-22 03:00:59 +07:00
|
|
|
|
2016-06-10 15:05:18 +07:00
|
|
|
uart1_pins_a: uart1@0 {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PA10", "PA11";
|
|
|
|
function = "uart1";
|
2016-03-22 03:00:59 +07:00
|
|
|
};
|
2013-01-26 21:36:54 +07:00
|
|
|
};
|
2013-02-21 08:25:03 +07:00
|
|
|
|
2013-03-14 02:07:37 +07:00
|
|
|
timer@01c20c00 {
|
2014-02-06 16:40:32 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-timer";
|
2013-03-14 02:07:37 +07:00
|
|
|
reg = <0x01c20c00 0x90>;
|
|
|
|
interrupts = <22>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
};
|
|
|
|
|
|
|
|
wdt: watchdog@01c20c90 {
|
2014-02-08 04:29:26 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-wdt";
|
2013-03-14 02:07:37 +07:00
|
|
|
reg = <0x01c20c90 0x10>;
|
|
|
|
};
|
|
|
|
|
2013-10-17 01:30:26 +07:00
|
|
|
rtc: rtc@01c20d00 {
|
2014-04-04 04:50:03 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-rtc";
|
2013-10-17 01:30:26 +07:00
|
|
|
reg = <0x01c20d00 0x20>;
|
|
|
|
interrupts = <24>;
|
|
|
|
};
|
|
|
|
|
2014-04-28 23:17:11 +07:00
|
|
|
pwm: pwm@01c20e00 {
|
|
|
|
compatible = "allwinner,sun4i-a10-pwm";
|
|
|
|
reg = <0x01c20e00 0xc>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
#pwm-cells = <3>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-03-22 03:01:03 +07:00
|
|
|
spdif: spdif@01c21000 {
|
|
|
|
#sound-dai-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-spdif";
|
|
|
|
reg = <0x01c21000 0x400>;
|
|
|
|
interrupts = <13>;
|
|
|
|
clocks = <&apb0_gates 1>, <&spdif_clk>;
|
|
|
|
clock-names = "apb", "spdif";
|
|
|
|
dmas = <&dma SUN4I_DMA_NORMAL 2>,
|
|
|
|
<&dma SUN4I_DMA_NORMAL 2>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-07-01 04:57:58 +07:00
|
|
|
ir0: ir@01c21800 {
|
|
|
|
compatible = "allwinner,sun4i-a10-ir";
|
|
|
|
clocks = <&apb0_gates 6>, <&ir0_clk>;
|
|
|
|
clock-names = "apb", "ir";
|
|
|
|
interrupts = <5>;
|
|
|
|
reg = <0x01c21800 0x40>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ir1: ir@01c21c00 {
|
|
|
|
compatible = "allwinner,sun4i-a10-ir";
|
|
|
|
clocks = <&apb0_gates 7>, <&ir1_clk>;
|
|
|
|
clock-names = "apb", "ir";
|
|
|
|
interrupts = <6>;
|
|
|
|
reg = <0x01c21c00 0x40>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-12-23 17:13:20 +07:00
|
|
|
lradc: lradc@01c22800 {
|
|
|
|
compatible = "allwinner,sun4i-a10-lradc-keys";
|
|
|
|
reg = <0x01c22800 0x100>;
|
|
|
|
interrupts = <31>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-07-22 18:06:48 +07:00
|
|
|
codec: codec@01c22c00 {
|
|
|
|
#sound-dai-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-codec";
|
|
|
|
reg = <0x01c22c00 0x40>;
|
|
|
|
interrupts = <30>;
|
|
|
|
clocks = <&apb0_gates 0>, <&codec_clk>;
|
|
|
|
clock-names = "apb", "codec";
|
|
|
|
dmas = <&dma SUN4I_DMA_NORMAL 19>,
|
|
|
|
<&dma SUN4I_DMA_NORMAL 19>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-09-03 17:33:28 +07:00
|
|
|
sid: eeprom@01c23800 {
|
2014-02-08 04:20:40 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-sid";
|
2013-09-03 17:33:28 +07:00
|
|
|
reg = <0x01c23800 0x10>;
|
|
|
|
};
|
|
|
|
|
2013-12-31 23:20:50 +07:00
|
|
|
rtp: rtp@01c25000 {
|
2014-02-02 20:52:40 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-ts";
|
2013-12-31 23:20:50 +07:00
|
|
|
reg = <0x01c25000 0x100>;
|
|
|
|
interrupts = <29>;
|
2015-01-06 09:35:15 +07:00
|
|
|
#thermal-sensor-cells = <0>;
|
2013-12-31 23:20:50 +07:00
|
|
|
};
|
|
|
|
|
2013-02-21 08:25:03 +07:00
|
|
|
uart0: serial@01c28000 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28000 0x400>;
|
|
|
|
interrupts = <1>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-03-28 04:20:39 +07:00
|
|
|
clocks = <&apb1_gates 16>;
|
2013-02-21 08:25:03 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2013-02-21 08:38:27 +07:00
|
|
|
|
2013-03-14 02:07:37 +07:00
|
|
|
uart1: serial@01c28400 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28400 0x400>;
|
|
|
|
interrupts = <2>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
|
|
|
clocks = <&apb1_gates 17>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-02-21 08:38:27 +07:00
|
|
|
uart2: serial@01c28800 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28800 0x400>;
|
|
|
|
interrupts = <3>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-03-28 04:20:39 +07:00
|
|
|
clocks = <&apb1_gates 18>;
|
2013-02-21 08:38:27 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-03-14 02:07:37 +07:00
|
|
|
uart3: serial@01c28c00 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28c00 0x400>;
|
|
|
|
interrupts = <4>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
|
|
|
clocks = <&apb1_gates 19>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-02-21 08:38:27 +07:00
|
|
|
uart4: serial@01c29000 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29000 0x400>;
|
|
|
|
interrupts = <17>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-03-28 04:20:39 +07:00
|
|
|
clocks = <&apb1_gates 20>;
|
2013-02-21 08:38:27 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart5: serial@01c29400 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29400 0x400>;
|
|
|
|
interrupts = <18>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-03-28 04:20:39 +07:00
|
|
|
clocks = <&apb1_gates 21>;
|
2013-02-21 08:38:27 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart6: serial@01c29800 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29800 0x400>;
|
|
|
|
interrupts = <19>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-03-28 04:20:39 +07:00
|
|
|
clocks = <&apb1_gates 22>;
|
2013-02-21 08:38:27 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart7: serial@01c29c00 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29c00 0x400>;
|
|
|
|
interrupts = <20>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-03-28 04:20:39 +07:00
|
|
|
clocks = <&apb1_gates 23>;
|
2013-02-21 08:38:27 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2013-03-10 19:34:36 +07:00
|
|
|
|
2017-04-05 01:36:27 +07:00
|
|
|
ps20: ps2@01c2a000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-ps2";
|
|
|
|
reg = <0x01c2a000 0x400>;
|
|
|
|
interrupts = <62>;
|
|
|
|
clocks = <&apb1_gates 6>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ps21: ps2@01c2a400 {
|
|
|
|
compatible = "allwinner,sun4i-a10-ps2";
|
|
|
|
reg = <0x01c2a400 0x400>;
|
|
|
|
interrupts = <63>;
|
|
|
|
clocks = <&apb1_gates 7>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-03-10 19:34:36 +07:00
|
|
|
i2c0: i2c@01c2ac00 {
|
2014-03-31 19:54:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-i2c";
|
2013-03-10 19:34:36 +07:00
|
|
|
reg = <0x01c2ac00 0x400>;
|
|
|
|
interrupts = <7>;
|
|
|
|
clocks = <&apb1_gates 0>;
|
|
|
|
status = "disabled";
|
2014-04-13 18:41:03 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-03-10 19:34:36 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c1: i2c@01c2b000 {
|
2014-03-31 19:54:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-i2c";
|
2013-03-10 19:34:36 +07:00
|
|
|
reg = <0x01c2b000 0x400>;
|
|
|
|
interrupts = <8>;
|
|
|
|
clocks = <&apb1_gates 1>;
|
|
|
|
status = "disabled";
|
2014-04-13 18:41:03 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-03-10 19:34:36 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@01c2b400 {
|
2014-03-31 19:54:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-i2c";
|
2013-03-10 19:34:36 +07:00
|
|
|
reg = <0x01c2b400 0x400>;
|
|
|
|
interrupts = <9>;
|
|
|
|
clocks = <&apb1_gates 2>;
|
|
|
|
status = "disabled";
|
2014-04-13 18:41:03 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-03-10 19:34:36 +07:00
|
|
|
};
|
2015-01-25 20:40:08 +07:00
|
|
|
|
2017-04-04 00:00:11 +07:00
|
|
|
can0: can@01c2bc00 {
|
|
|
|
compatible = "allwinner,sun4i-a10-can";
|
|
|
|
reg = <0x01c2bc00 0x400>;
|
|
|
|
interrupts = <26>;
|
|
|
|
clocks = <&apb1_gates 4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2013-01-26 21:36:54 +07:00
|
|
|
};
|
2012-11-26 21:46:12 +07:00
|
|
|
};
|