2018-09-07 08:43:23 +07:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*
|
2013-02-13 20:47:07 +07:00
|
|
|
* Shared SCU setup for mach-shmobile
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 Bastian Hecht
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/linkage.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <asm/memory.h>
|
|
|
|
|
|
|
|
/*
|
2013-06-10 16:20:25 +07:00
|
|
|
* Boot code for secondary CPUs.
|
2013-02-13 20:47:07 +07:00
|
|
|
*
|
|
|
|
* First we turn on L1 cache coherency for our CPU. Then we jump to
|
2015-05-19 23:06:44 +07:00
|
|
|
* secondary_startup that invalidates the cache and hands over control
|
2013-02-13 20:47:07 +07:00
|
|
|
* to the common ARM startup code.
|
|
|
|
*/
|
2013-06-10 16:19:46 +07:00
|
|
|
ENTRY(shmobile_boot_scu)
|
|
|
|
@ r0 = SCU base address
|
2016-01-28 22:13:30 +07:00
|
|
|
mrc p15, 0, r1, c0, c0, 5 @ read MPIDR
|
2013-06-10 16:19:46 +07:00
|
|
|
and r1, r1, #3 @ mask out cpu ID
|
|
|
|
lsl r1, r1, #3 @ we will shift by cpu_id * 8 bits
|
|
|
|
ldr r2, [r0, #8] @ SCU Power Status Register
|
|
|
|
mov r3, #3
|
2013-07-10 08:56:35 +07:00
|
|
|
lsl r3, r3, r1
|
|
|
|
bic r2, r2, r3 @ Clear bits of our CPU (Run Mode)
|
2013-06-10 16:19:46 +07:00
|
|
|
str r2, [r0, #8] @ write back
|
|
|
|
|
2015-05-19 23:06:44 +07:00
|
|
|
b secondary_startup
|
2013-06-10 16:19:46 +07:00
|
|
|
ENDPROC(shmobile_boot_scu)
|