2018-05-08 01:23:40 +07:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
|
|
|
//
|
|
|
|
// Copyright 2012 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
|
2012-09-20 20:04:33 +07:00
|
|
|
|
2017-06-05 00:31:15 +07:00
|
|
|
#include <dt-bindings/gpio/gpio.h>
|
2013-11-06 15:52:16 +07:00
|
|
|
#include "imx25-pinfunc.h"
|
2012-09-20 20:04:33 +07:00
|
|
|
|
|
|
|
/ {
|
2016-11-12 22:30:35 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2017-01-23 23:54:10 +07:00
|
|
|
/*
|
|
|
|
* The decompressor and also some bootloaders rely on a
|
|
|
|
* pre-existing /chosen node to be available to insert the
|
|
|
|
* command line and merge other ATAGS info.
|
|
|
|
*/
|
|
|
|
chosen {};
|
2016-11-12 22:30:35 +07:00
|
|
|
|
2012-09-20 20:04:33 +07:00
|
|
|
aliases {
|
2014-02-28 18:58:41 +07:00
|
|
|
ethernet0 = &fec;
|
2013-06-25 20:51:53 +07:00
|
|
|
gpio0 = &gpio1;
|
|
|
|
gpio1 = &gpio2;
|
|
|
|
gpio2 = &gpio3;
|
|
|
|
gpio3 = &gpio4;
|
|
|
|
i2c0 = &i2c1;
|
|
|
|
i2c1 = &i2c2;
|
|
|
|
i2c2 = &i2c3;
|
2014-05-09 13:11:14 +07:00
|
|
|
mmc0 = &esdhc1;
|
|
|
|
mmc1 = &esdhc2;
|
2015-11-11 20:32:44 +07:00
|
|
|
pwm0 = &pwm1;
|
|
|
|
pwm1 = &pwm2;
|
|
|
|
pwm2 = &pwm3;
|
|
|
|
pwm3 = &pwm4;
|
2012-09-20 20:04:33 +07:00
|
|
|
serial0 = &uart1;
|
|
|
|
serial1 = &uart2;
|
|
|
|
serial2 = &uart3;
|
|
|
|
serial3 = &uart4;
|
|
|
|
serial4 = &uart5;
|
2013-06-25 20:51:53 +07:00
|
|
|
spi0 = &spi1;
|
|
|
|
spi1 = &spi2;
|
|
|
|
spi2 = &spi3;
|
2012-09-20 20:04:33 +07:00
|
|
|
usb0 = &usbotg;
|
|
|
|
usb1 = &usbhost1;
|
|
|
|
};
|
|
|
|
|
2013-07-07 20:12:30 +07:00
|
|
|
cpus {
|
2016-11-16 22:15:38 +07:00
|
|
|
#address-cells = <1>;
|
2013-07-07 20:12:30 +07:00
|
|
|
#size-cells = <0>;
|
|
|
|
|
2016-11-16 22:15:38 +07:00
|
|
|
cpu@0 {
|
2013-07-07 20:12:30 +07:00
|
|
|
compatible = "arm,arm926ej-s";
|
|
|
|
device_type = "cpu";
|
2016-11-16 22:15:38 +07:00
|
|
|
reg = <0>;
|
2013-07-07 20:12:30 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-09-20 20:04:33 +07:00
|
|
|
asic: asic-interrupt-controller@68000000 {
|
|
|
|
compatible = "fsl,imx25-asic", "fsl,avic";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
reg = <0x68000000 0x8000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
clocks {
|
|
|
|
osc {
|
|
|
|
compatible = "fsl,imx-osc", "fixed-clock";
|
2014-04-11 08:56:46 +07:00
|
|
|
#clock-cells = <0>;
|
2012-09-20 20:04:33 +07:00
|
|
|
clock-frequency = <24000000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
soc {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "simple-bus";
|
|
|
|
interrupt-parent = <&asic>;
|
|
|
|
ranges;
|
|
|
|
|
2020-02-13 10:17:58 +07:00
|
|
|
bus@43f00000 { /* AIPS1 */
|
2012-09-20 20:04:33 +07:00
|
|
|
compatible = "fsl,aips-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x43f00000 0x100000>;
|
|
|
|
ranges;
|
|
|
|
|
2017-04-04 02:47:04 +07:00
|
|
|
aips1: bridge@43f00000 {
|
|
|
|
compatible = "fsl,imx25-aips";
|
|
|
|
reg = <0x43f00000 0x4000>;
|
|
|
|
};
|
|
|
|
|
2012-09-20 20:04:33 +07:00
|
|
|
i2c1: i2c@43f80000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx25-i2c", "fsl,imx21-i2c";
|
|
|
|
reg = <0x43f80000 0x4000>;
|
|
|
|
clocks = <&clks 48>;
|
|
|
|
clock-names = "";
|
|
|
|
interrupts = <3>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c3: i2c@43f84000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx25-i2c", "fsl,imx21-i2c";
|
|
|
|
reg = <0x43f84000 0x4000>;
|
|
|
|
clocks = <&clks 48>;
|
|
|
|
clock-names = "";
|
|
|
|
interrupts = <10>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
can1: can@43f88000 {
|
2017-11-24 20:22:12 +07:00
|
|
|
compatible = "fsl,imx25-flexcan";
|
2012-09-20 20:04:33 +07:00
|
|
|
reg = <0x43f88000 0x4000>;
|
|
|
|
interrupts = <43>;
|
|
|
|
clocks = <&clks 75>, <&clks 75>;
|
|
|
|
clock-names = "ipg", "per";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
can2: can@43f8c000 {
|
2017-11-24 20:22:12 +07:00
|
|
|
compatible = "fsl,imx25-flexcan";
|
2012-09-20 20:04:33 +07:00
|
|
|
reg = <0x43f8c000 0x4000>;
|
|
|
|
interrupts = <44>;
|
|
|
|
clocks = <&clks 76>, <&clks 76>;
|
|
|
|
clock-names = "ipg", "per";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart1: serial@43f90000 {
|
|
|
|
compatible = "fsl,imx25-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x43f90000 0x4000>;
|
|
|
|
interrupts = <45>;
|
|
|
|
clocks = <&clks 120>, <&clks 57>;
|
|
|
|
clock-names = "ipg", "per";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart2: serial@43f94000 {
|
|
|
|
compatible = "fsl,imx25-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x43f94000 0x4000>;
|
|
|
|
interrupts = <32>;
|
|
|
|
clocks = <&clks 121>, <&clks 57>;
|
|
|
|
clock-names = "ipg", "per";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@43f98000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx25-i2c", "fsl,imx21-i2c";
|
|
|
|
reg = <0x43f98000 0x4000>;
|
|
|
|
clocks = <&clks 48>;
|
|
|
|
clock-names = "";
|
|
|
|
interrupts = <4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
owire@43f9c000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0x43f9c000 0x4000>;
|
|
|
|
clocks = <&clks 51>;
|
|
|
|
clock-names = "";
|
|
|
|
interrupts = <2>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2018-09-14 01:12:29 +07:00
|
|
|
spi1: spi@43fa4000 {
|
2012-09-20 20:04:33 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx25-cspi", "fsl,imx35-cspi";
|
|
|
|
reg = <0x43fa4000 0x4000>;
|
2014-12-06 01:16:07 +07:00
|
|
|
clocks = <&clks 78>, <&clks 78>;
|
2013-05-23 18:38:05 +07:00
|
|
|
clock-names = "ipg", "per";
|
2012-09-20 20:04:33 +07:00
|
|
|
interrupts = <14>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-03-12 20:19:24 +07:00
|
|
|
kpp: kpp@43fa8000 {
|
2012-09-20 20:04:33 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-03-12 20:19:24 +07:00
|
|
|
compatible = "fsl,imx25-kpp", "fsl,imx21-kpp";
|
2012-09-20 20:04:33 +07:00
|
|
|
reg = <0x43fa8000 0x4000>;
|
|
|
|
clocks = <&clks 102>;
|
|
|
|
clock-names = "";
|
|
|
|
interrupts = <24>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-11-06 15:52:17 +07:00
|
|
|
iomuxc: iomuxc@43fac000 {
|
2012-09-20 20:04:33 +07:00
|
|
|
compatible = "fsl,imx25-iomuxc";
|
|
|
|
reg = <0x43fac000 0x4000>;
|
|
|
|
};
|
|
|
|
|
2013-10-23 15:29:34 +07:00
|
|
|
audmux: audmux@43fb0000 {
|
2012-09-20 20:04:33 +07:00
|
|
|
compatible = "fsl,imx25-audmux", "fsl,imx31-audmux";
|
|
|
|
reg = <0x43fb0000 0x4000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
spba@50000000 {
|
|
|
|
compatible = "fsl,spba-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x50000000 0x40000>;
|
|
|
|
ranges;
|
|
|
|
|
2018-09-14 01:12:29 +07:00
|
|
|
spi3: spi@50004000 {
|
2012-09-20 20:04:33 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx25-cspi", "fsl,imx35-cspi";
|
|
|
|
reg = <0x50004000 0x4000>;
|
|
|
|
interrupts = <0>;
|
2013-05-23 18:38:05 +07:00
|
|
|
clocks = <&clks 80>, <&clks 80>;
|
|
|
|
clock-names = "ipg", "per";
|
2012-09-20 20:04:33 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart4: serial@50008000 {
|
|
|
|
compatible = "fsl,imx25-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x50008000 0x4000>;
|
|
|
|
interrupts = <5>;
|
|
|
|
clocks = <&clks 123>, <&clks 57>;
|
|
|
|
clock-names = "ipg", "per";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart3: serial@5000c000 {
|
|
|
|
compatible = "fsl,imx25-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x5000c000 0x4000>;
|
|
|
|
interrupts = <18>;
|
|
|
|
clocks = <&clks 122>, <&clks 57>;
|
|
|
|
clock-names = "ipg", "per";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2018-09-14 01:12:29 +07:00
|
|
|
spi2: spi@50010000 {
|
2012-09-20 20:04:33 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx25-cspi", "fsl,imx35-cspi";
|
|
|
|
reg = <0x50010000 0x4000>;
|
2013-05-23 18:38:05 +07:00
|
|
|
clocks = <&clks 79>, <&clks 79>;
|
|
|
|
clock-names = "ipg", "per";
|
2012-09-20 20:04:33 +07:00
|
|
|
interrupts = <13>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ssi2: ssi@50014000 {
|
2014-08-19 23:00:09 +07:00
|
|
|
#sound-dai-cells = <0>;
|
2012-09-20 20:04:33 +07:00
|
|
|
compatible = "fsl,imx25-ssi", "fsl,imx21-ssi";
|
|
|
|
reg = <0x50014000 0x4000>;
|
|
|
|
interrupts = <11>;
|
2013-10-23 15:29:32 +07:00
|
|
|
clocks = <&clks 118>;
|
|
|
|
clock-names = "ipg";
|
|
|
|
dmas = <&sdma 24 1 0>,
|
|
|
|
<&sdma 25 1 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2018-03-07 04:58:19 +07:00
|
|
|
fsl,fifo-depth = <15>;
|
2012-09-20 20:04:33 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
esai@50018000 {
|
|
|
|
reg = <0x50018000 0x4000>;
|
|
|
|
interrupts = <7>;
|
|
|
|
};
|
|
|
|
|
|
|
|
uart5: serial@5002c000 {
|
|
|
|
compatible = "fsl,imx25-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x5002c000 0x4000>;
|
|
|
|
interrupts = <40>;
|
|
|
|
clocks = <&clks 124>, <&clks 57>;
|
|
|
|
clock-names = "ipg", "per";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2015-12-14 20:53:53 +07:00
|
|
|
tscadc: tscadc@50030000 {
|
|
|
|
compatible = "fsl,imx25-tsadc";
|
|
|
|
reg = <0x50030000 0xc>;
|
2012-09-20 20:04:33 +07:00
|
|
|
interrupts = <46>;
|
|
|
|
clocks = <&clks 119>;
|
|
|
|
clock-names = "ipg";
|
2015-12-14 20:53:53 +07:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2012-09-20 20:04:33 +07:00
|
|
|
status = "disabled";
|
2017-08-03 03:06:11 +07:00
|
|
|
ranges;
|
2015-12-14 20:53:53 +07:00
|
|
|
|
|
|
|
adc: adc@50030800 {
|
|
|
|
compatible = "fsl,imx25-gcq";
|
|
|
|
reg = <0x50030800 0x60>;
|
|
|
|
interrupt-parent = <&tscadc>;
|
|
|
|
interrupts = <1>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
tsc: tcq@50030400 {
|
|
|
|
compatible = "fsl,imx25-tcq";
|
|
|
|
reg = <0x50030400 0x60>;
|
|
|
|
interrupt-parent = <&tscadc>;
|
|
|
|
interrupts = <0>;
|
|
|
|
fsl,wires = <4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2012-09-20 20:04:33 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
ssi1: ssi@50034000 {
|
2014-08-19 23:00:09 +07:00
|
|
|
#sound-dai-cells = <0>;
|
2012-09-20 20:04:33 +07:00
|
|
|
compatible = "fsl,imx25-ssi", "fsl,imx21-ssi";
|
|
|
|
reg = <0x50034000 0x4000>;
|
|
|
|
interrupts = <12>;
|
2013-10-23 15:29:32 +07:00
|
|
|
clocks = <&clks 117>;
|
|
|
|
clock-names = "ipg";
|
|
|
|
dmas = <&sdma 28 1 0>,
|
|
|
|
<&sdma 29 1 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2018-03-07 04:58:19 +07:00
|
|
|
fsl,fifo-depth = <15>;
|
2012-09-20 20:04:33 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
fec: ethernet@50038000 {
|
|
|
|
compatible = "fsl,imx25-fec";
|
|
|
|
reg = <0x50038000 0x4000>;
|
|
|
|
interrupts = <57>;
|
|
|
|
clocks = <&clks 88>, <&clks 65>;
|
|
|
|
clock-names = "ipg", "ahb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2020-02-13 10:17:58 +07:00
|
|
|
bus@53f00000 { /* AIPS2 */
|
2012-09-20 20:04:33 +07:00
|
|
|
compatible = "fsl,aips-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x53f00000 0x100000>;
|
|
|
|
ranges;
|
|
|
|
|
2017-04-04 02:47:04 +07:00
|
|
|
aips2: bridge@53f00000 {
|
|
|
|
compatible = "fsl,imx25-aips";
|
|
|
|
reg = <0x53f00000 0x4000>;
|
|
|
|
};
|
|
|
|
|
2012-09-20 20:04:33 +07:00
|
|
|
clks: ccm@53f80000 {
|
|
|
|
compatible = "fsl,imx25-ccm";
|
|
|
|
reg = <0x53f80000 0x4000>;
|
|
|
|
interrupts = <31>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpt4: timer@53f84000 {
|
|
|
|
compatible = "fsl,imx25-gpt", "fsl,imx31-gpt";
|
|
|
|
reg = <0x53f84000 0x4000>;
|
2014-06-25 19:41:35 +07:00
|
|
|
clocks = <&clks 95>, <&clks 47>;
|
2012-09-20 20:04:33 +07:00
|
|
|
clock-names = "ipg", "per";
|
|
|
|
interrupts = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpt3: timer@53f88000 {
|
|
|
|
compatible = "fsl,imx25-gpt", "fsl,imx31-gpt";
|
|
|
|
reg = <0x53f88000 0x4000>;
|
2014-06-25 19:41:35 +07:00
|
|
|
clocks = <&clks 94>, <&clks 47>;
|
2012-09-20 20:04:33 +07:00
|
|
|
clock-names = "ipg", "per";
|
|
|
|
interrupts = <29>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpt2: timer@53f8c000 {
|
|
|
|
compatible = "fsl,imx25-gpt", "fsl,imx31-gpt";
|
|
|
|
reg = <0x53f8c000 0x4000>;
|
2014-06-25 19:41:35 +07:00
|
|
|
clocks = <&clks 93>, <&clks 47>;
|
2012-09-20 20:04:33 +07:00
|
|
|
clock-names = "ipg", "per";
|
|
|
|
interrupts = <53>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpt1: timer@53f90000 {
|
|
|
|
compatible = "fsl,imx25-gpt", "fsl,imx31-gpt";
|
|
|
|
reg = <0x53f90000 0x4000>;
|
2014-06-25 19:41:35 +07:00
|
|
|
clocks = <&clks 92>, <&clks 47>;
|
2012-09-20 20:04:33 +07:00
|
|
|
clock-names = "ipg", "per";
|
|
|
|
interrupts = <54>;
|
|
|
|
};
|
|
|
|
|
|
|
|
epit1: timer@53f94000 {
|
|
|
|
compatible = "fsl,imx25-epit";
|
|
|
|
reg = <0x53f94000 0x4000>;
|
2018-11-02 00:32:47 +07:00
|
|
|
clocks = <&clks 83>, <&clks 43>;
|
|
|
|
clock-names = "ipg", "per";
|
2012-09-20 20:04:33 +07:00
|
|
|
interrupts = <28>;
|
|
|
|
};
|
|
|
|
|
|
|
|
epit2: timer@53f98000 {
|
|
|
|
compatible = "fsl,imx25-epit";
|
|
|
|
reg = <0x53f98000 0x4000>;
|
2018-11-02 00:32:47 +07:00
|
|
|
clocks = <&clks 84>, <&clks 43>;
|
|
|
|
clock-names = "ipg", "per";
|
2012-09-20 20:04:33 +07:00
|
|
|
interrupts = <27>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio4: gpio@53f9c000 {
|
|
|
|
compatible = "fsl,imx25-gpio", "fsl,imx35-gpio";
|
|
|
|
reg = <0x53f9c000 0x4000>;
|
|
|
|
interrupts = <23>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm2: pwm@53fa0000 {
|
|
|
|
compatible = "fsl,imx25-pwm", "fsl,imx27-pwm";
|
|
|
|
#pwm-cells = <2>;
|
|
|
|
reg = <0x53fa0000 0x4000>;
|
2015-01-14 20:11:03 +07:00
|
|
|
clocks = <&clks 106>, <&clks 52>;
|
2012-09-20 20:04:33 +07:00
|
|
|
clock-names = "ipg", "per";
|
|
|
|
interrupts = <36>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio3: gpio@53fa4000 {
|
|
|
|
compatible = "fsl,imx25-gpio", "fsl,imx35-gpio";
|
|
|
|
reg = <0x53fa4000 0x4000>;
|
|
|
|
interrupts = <16>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm3: pwm@53fa8000 {
|
|
|
|
compatible = "fsl,imx25-pwm", "fsl,imx27-pwm";
|
|
|
|
#pwm-cells = <2>;
|
|
|
|
reg = <0x53fa8000 0x4000>;
|
2015-01-14 20:11:03 +07:00
|
|
|
clocks = <&clks 107>, <&clks 52>;
|
2012-09-20 20:04:33 +07:00
|
|
|
clock-names = "ipg", "per";
|
|
|
|
interrupts = <41>;
|
|
|
|
};
|
|
|
|
|
2016-04-12 16:04:25 +07:00
|
|
|
scc: crypto@53fac000 {
|
|
|
|
compatible = "fsl,imx25-scc";
|
|
|
|
reg = <0x53fac000 0x4000>;
|
|
|
|
clocks = <&clks 111>;
|
|
|
|
clock-names = "ipg";
|
|
|
|
interrupts = <49>, <50>;
|
|
|
|
interrupt-names = "scm", "smn";
|
|
|
|
};
|
|
|
|
|
2017-07-24 00:49:05 +07:00
|
|
|
rngb: rngb@53fb0000 {
|
|
|
|
compatible = "fsl,imx25-rngb";
|
|
|
|
reg = <0x53fb0000 0x4000>;
|
|
|
|
clocks = <&clks 109>;
|
|
|
|
interrupts = <22>;
|
|
|
|
};
|
|
|
|
|
2012-09-20 20:04:33 +07:00
|
|
|
esdhc1: esdhc@53fb4000 {
|
|
|
|
compatible = "fsl,imx25-esdhc";
|
|
|
|
reg = <0x53fb4000 0x4000>;
|
|
|
|
interrupts = <9>;
|
|
|
|
clocks = <&clks 86>, <&clks 63>, <&clks 45>;
|
|
|
|
clock-names = "ipg", "ahb", "per";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
esdhc2: esdhc@53fb8000 {
|
|
|
|
compatible = "fsl,imx25-esdhc";
|
|
|
|
reg = <0x53fb8000 0x4000>;
|
|
|
|
interrupts = <8>;
|
|
|
|
clocks = <&clks 87>, <&clks 64>, <&clks 46>;
|
|
|
|
clock-names = "ipg", "ahb", "per";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-07-12 14:34:54 +07:00
|
|
|
lcdc: lcdc@53fbc000 {
|
|
|
|
compatible = "fsl,imx25-fb", "fsl,imx21-fb";
|
2012-09-20 20:04:33 +07:00
|
|
|
reg = <0x53fbc000 0x4000>;
|
|
|
|
interrupts = <39>;
|
|
|
|
clocks = <&clks 103>, <&clks 66>, <&clks 49>;
|
|
|
|
clock-names = "ipg", "ahb", "per";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
slcdc@53fc0000 {
|
|
|
|
reg = <0x53fc0000 0x4000>;
|
|
|
|
interrupts = <38>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm4: pwm@53fc8000 {
|
|
|
|
compatible = "fsl,imx25-pwm", "fsl,imx27-pwm";
|
2015-04-24 14:27:33 +07:00
|
|
|
#pwm-cells = <2>;
|
2012-09-20 20:04:33 +07:00
|
|
|
reg = <0x53fc8000 0x4000>;
|
2015-01-14 20:11:03 +07:00
|
|
|
clocks = <&clks 108>, <&clks 52>;
|
2012-09-20 20:04:33 +07:00
|
|
|
clock-names = "ipg", "per";
|
|
|
|
interrupts = <42>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio1: gpio@53fcc000 {
|
|
|
|
compatible = "fsl,imx25-gpio", "fsl,imx35-gpio";
|
|
|
|
reg = <0x53fcc000 0x4000>;
|
|
|
|
interrupts = <52>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio2: gpio@53fd0000 {
|
|
|
|
compatible = "fsl,imx25-gpio", "fsl,imx35-gpio";
|
|
|
|
reg = <0x53fd0000 0x4000>;
|
|
|
|
interrupts = <51>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
2013-10-23 15:29:32 +07:00
|
|
|
sdma: sdma@53fd4000 {
|
2014-08-08 02:52:38 +07:00
|
|
|
compatible = "fsl,imx25-sdma";
|
2012-09-20 20:04:33 +07:00
|
|
|
reg = <0x53fd4000 0x4000>;
|
|
|
|
clocks = <&clks 112>, <&clks 68>;
|
|
|
|
clock-names = "ipg", "ahb";
|
2013-07-02 09:15:29 +07:00
|
|
|
#dma-cells = <3>;
|
2012-09-20 20:04:33 +07:00
|
|
|
interrupts = <34>;
|
2013-10-23 15:29:33 +07:00
|
|
|
fsl,sdma-ram-script-name = "imx/sdma/sdma-imx25.bin";
|
2012-09-20 20:04:33 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
wdog@53fdc000 {
|
|
|
|
compatible = "fsl,imx25-wdt", "fsl,imx21-wdt";
|
|
|
|
reg = <0x53fdc000 0x4000>;
|
|
|
|
clocks = <&clks 126>;
|
|
|
|
clock-names = "";
|
|
|
|
interrupts = <55>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm1: pwm@53fe0000 {
|
|
|
|
compatible = "fsl,imx25-pwm", "fsl,imx27-pwm";
|
|
|
|
#pwm-cells = <2>;
|
|
|
|
reg = <0x53fe0000 0x4000>;
|
2015-01-14 20:11:03 +07:00
|
|
|
clocks = <&clks 105>, <&clks 52>;
|
2012-09-20 20:04:33 +07:00
|
|
|
clock-names = "ipg", "per";
|
|
|
|
interrupts = <26>;
|
|
|
|
};
|
|
|
|
|
2013-06-25 20:51:50 +07:00
|
|
|
iim: iim@53ff0000 {
|
|
|
|
compatible = "fsl,imx25-iim", "fsl,imx27-iim";
|
|
|
|
reg = <0x53ff0000 0x4000>;
|
|
|
|
interrupts = <19>;
|
|
|
|
clocks = <&clks 99>;
|
|
|
|
};
|
|
|
|
|
2012-09-20 20:04:33 +07:00
|
|
|
usbotg: usb@53ff4000 {
|
|
|
|
compatible = "fsl,imx25-usb", "fsl,imx27-usb";
|
|
|
|
reg = <0x53ff4000 0x0200>;
|
|
|
|
interrupts = <37>;
|
2016-02-19 16:35:03 +07:00
|
|
|
clocks = <&clks 9>, <&clks 70>, <&clks 8>;
|
|
|
|
clock-names = "ipg", "ahb", "per";
|
2012-09-20 20:04:33 +07:00
|
|
|
fsl,usbmisc = <&usbmisc 0>;
|
2014-03-13 16:18:42 +07:00
|
|
|
fsl,usbphy = <&usbphy0>;
|
2017-02-17 04:18:58 +07:00
|
|
|
phy_type = "utmi";
|
|
|
|
dr_mode = "otg";
|
2012-09-20 20:04:33 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
usbhost1: usb@53ff4400 {
|
|
|
|
compatible = "fsl,imx25-usb", "fsl,imx27-usb";
|
|
|
|
reg = <0x53ff4400 0x0200>;
|
|
|
|
interrupts = <35>;
|
2016-02-19 16:35:03 +07:00
|
|
|
clocks = <&clks 9>, <&clks 70>, <&clks 8>;
|
|
|
|
clock-names = "ipg", "ahb", "per";
|
2012-09-20 20:04:33 +07:00
|
|
|
fsl,usbmisc = <&usbmisc 1>;
|
2014-03-13 16:18:42 +07:00
|
|
|
fsl,usbphy = <&usbphy1>;
|
2019-11-21 04:13:34 +07:00
|
|
|
maximum-speed = "full-speed";
|
2019-11-21 04:13:33 +07:00
|
|
|
phy_type = "serial";
|
|
|
|
dr_mode = "host";
|
2012-09-20 20:04:33 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
usbmisc: usbmisc@53ff4600 {
|
|
|
|
#index-cells = <1>;
|
|
|
|
compatible = "fsl,imx25-usbmisc";
|
|
|
|
reg = <0x53ff4600 0x00f>;
|
|
|
|
};
|
|
|
|
|
|
|
|
dryice@53ffc000 {
|
|
|
|
compatible = "fsl,imx25-dryice", "fsl,imx25-rtc";
|
|
|
|
reg = <0x53ffc000 0x4000>;
|
|
|
|
clocks = <&clks 81>;
|
|
|
|
clock-names = "ipg";
|
2017-01-04 01:50:57 +07:00
|
|
|
interrupts = <25 56>;
|
2012-09-20 20:04:33 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-05-09 13:11:16 +07:00
|
|
|
iram: sram@78000000 {
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0x78000000 0x20000>;
|
|
|
|
};
|
|
|
|
|
2012-09-20 20:04:33 +07:00
|
|
|
emi@80000000 {
|
|
|
|
compatible = "fsl,emi-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x80000000 0x3b002000>;
|
|
|
|
ranges;
|
|
|
|
|
2012-12-31 10:32:48 +07:00
|
|
|
nfc: nand@bb000000 {
|
2012-09-20 20:04:33 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
|
|
|
compatible = "fsl,imx25-nand";
|
|
|
|
reg = <0xbb000000 0x2000>;
|
|
|
|
clocks = <&clks 50>;
|
|
|
|
clock-names = "";
|
|
|
|
interrupts = <33>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
2014-03-13 16:18:42 +07:00
|
|
|
|
|
|
|
usbphy {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
usbphy0: usb-phy@0 {
|
|
|
|
reg = <0>;
|
|
|
|
compatible = "usb-nop-xceiv";
|
2017-11-10 05:26:10 +07:00
|
|
|
#phy-cells = <0>;
|
2014-03-13 16:18:42 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
usbphy1: usb-phy@1 {
|
|
|
|
reg = <1>;
|
|
|
|
compatible = "usb-nop-xceiv";
|
2017-11-10 05:26:10 +07:00
|
|
|
#phy-cells = <0>;
|
2014-03-13 16:18:42 +07:00
|
|
|
};
|
|
|
|
};
|
2012-09-20 20:04:33 +07:00
|
|
|
};
|