2005-04-17 05:20:36 +07:00
|
|
|
/* enternow_pci.c,v 0.99 2001/10/02
|
|
|
|
*
|
|
|
|
* enternow_pci.c Card-specific routines for
|
|
|
|
* Formula-n enter:now ISDN PCI ab
|
|
|
|
* Gerdes AG Power ISDN PCI
|
|
|
|
* Woerltronic SA 16 PCI
|
|
|
|
* (based on HiSax driver by Karsten Keil)
|
|
|
|
*
|
|
|
|
* Author Christoph Ersfeld <info@formula-n.de>
|
|
|
|
* Formula-n Europe AG (www.formula-n.com)
|
|
|
|
* previously Gerdes AG
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* This file is (c) under GNU PUBLIC LICENSE
|
|
|
|
*
|
|
|
|
* Notes:
|
|
|
|
* This driver interfaces to netjet.c which performs B-channel
|
|
|
|
* processing.
|
|
|
|
*
|
|
|
|
* Version 0.99 is the first release of this driver and there are
|
|
|
|
* certainly a few bugs.
|
|
|
|
* It isn't testet on linux 2.4 yet, so consider this code to be
|
|
|
|
* beta.
|
|
|
|
*
|
|
|
|
* Please don't report me any malfunction without sending
|
|
|
|
* (compressed) debug-logs.
|
|
|
|
* It would be nearly impossible to retrace it.
|
|
|
|
*
|
|
|
|
* Log D-channel-processing as follows:
|
|
|
|
*
|
|
|
|
* 1. Load hisax with card-specific parameters, this example ist for
|
|
|
|
* Formula-n enter:now ISDN PCI and compatible
|
|
|
|
* (f.e. Gerdes Power ISDN PCI)
|
|
|
|
*
|
|
|
|
* modprobe hisax type=41 protocol=2 id=gerdes
|
|
|
|
*
|
|
|
|
* if you chose an other value for id, you need to modify the
|
|
|
|
* code below, too.
|
|
|
|
*
|
|
|
|
* 2. set debug-level
|
|
|
|
*
|
|
|
|
* hisaxctrl gerdes 1 0x3ff
|
|
|
|
* hisaxctrl gerdes 11 0x4f
|
|
|
|
* cat /dev/isdnctrl >> ~/log &
|
|
|
|
*
|
|
|
|
* Please take also a look into /var/log/messages if there is
|
|
|
|
* anything importand concerning HISAX.
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* Credits:
|
|
|
|
* Programming the driver for Formula-n enter:now ISDN PCI and
|
|
|
|
* necessary the driver for the used Amd 7930 D-channel-controller
|
|
|
|
* was spnsored by Formula-n Europe AG.
|
|
|
|
* Thanks to Karsten Keil and Petr Novak, who gave me support in
|
|
|
|
* Hisax-specific questions.
|
|
|
|
* I want so say special thanks to Carl-Friedrich Braun, who had to
|
|
|
|
* answer a lot of questions about generally ISDN and about handling
|
|
|
|
* of the Amd-Chip.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
|
|
#include "hisax.h"
|
|
|
|
#include "isac.h"
|
|
|
|
#include "isdnl1.h"
|
|
|
|
#include "amd7930_fn.h"
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/ppp_defs.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include "netjet.h"
|
|
|
|
|
|
|
|
|
|
|
|
|
2005-06-26 04:59:18 +07:00
|
|
|
static const char *enternow_pci_rev = "$Revision: 1.1.4.5 $";
|
|
|
|
|
|
|
|
|
2007-10-20 04:21:04 +07:00
|
|
|
/* for PowerISDN PCI */
|
2005-06-26 04:59:18 +07:00
|
|
|
#define TJ_AMD_IRQ 0x20
|
|
|
|
#define TJ_LED1 0x40
|
|
|
|
#define TJ_LED2 0x80
|
|
|
|
|
|
|
|
|
2007-10-20 04:21:04 +07:00
|
|
|
/* The window to [the] AMD [chip]...
|
|
|
|
* From address hw.njet.base + TJ_AMD_PORT onwards, the AMD
|
|
|
|
* maps [consecutive/multiple] 8 bits into the TigerJet I/O space
|
|
|
|
* -> 0x01 of the AMD at hw.njet.base + 0C4 */
|
2005-06-26 04:59:18 +07:00
|
|
|
#define TJ_AMD_PORT 0xC0
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
|
|
|
|
/* *************************** I/O-Interface functions ************************************* */
|
|
|
|
|
|
|
|
|
|
|
|
/* cs->readisac, macro rByteAMD */
|
2005-06-26 04:59:18 +07:00
|
|
|
static unsigned char
|
|
|
|
ReadByteAmd7930(struct IsdnCardState *cs, unsigned char offset)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2007-10-20 04:21:04 +07:00
|
|
|
/* direct register */
|
2012-02-20 10:52:38 +07:00
|
|
|
if (offset < 8)
|
|
|
|
return (inb(cs->hw.njet.isac + 4 * offset));
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2007-10-20 04:21:04 +07:00
|
|
|
/* indirect register */
|
2005-04-17 05:20:36 +07:00
|
|
|
else {
|
2012-02-20 10:52:38 +07:00
|
|
|
outb(offset, cs->hw.njet.isac + 4 * AMD_CR);
|
|
|
|
return (inb(cs->hw.njet.isac + 4 * AMD_DR));
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* cs->writeisac, macro wByteAMD */
|
2005-06-26 04:59:18 +07:00
|
|
|
static void
|
|
|
|
WriteByteAmd7930(struct IsdnCardState *cs, unsigned char offset, unsigned char value)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2007-10-20 04:21:04 +07:00
|
|
|
/* direct register */
|
2012-02-20 10:52:38 +07:00
|
|
|
if (offset < 8)
|
|
|
|
outb(value, cs->hw.njet.isac + 4 * offset);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2007-10-20 04:21:04 +07:00
|
|
|
/* indirect register */
|
2005-04-17 05:20:36 +07:00
|
|
|
else {
|
2012-02-20 10:52:38 +07:00
|
|
|
outb(offset, cs->hw.njet.isac + 4 * AMD_CR);
|
|
|
|
outb(value, cs->hw.njet.isac + 4 * AMD_DR);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2005-06-26 04:59:18 +07:00
|
|
|
static void
|
|
|
|
enpci_setIrqMask(struct IsdnCardState *cs, unsigned char val) {
|
2012-02-20 10:52:38 +07:00
|
|
|
if (!val)
|
|
|
|
outb(0x00, cs->hw.njet.base + NETJET_IRQMASK1);
|
|
|
|
else
|
|
|
|
outb(TJ_AMD_IRQ, cs->hw.njet.base + NETJET_IRQMASK1);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2005-06-26 04:59:18 +07:00
|
|
|
static unsigned char dummyrr(struct IsdnCardState *cs, int chan, unsigned char off)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2012-02-20 10:52:38 +07:00
|
|
|
return (5);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
2005-06-26 04:59:18 +07:00
|
|
|
static void dummywr(struct IsdnCardState *cs, int chan, unsigned char off, unsigned char value)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/* ******************************************************************************** */
|
|
|
|
|
|
|
|
|
|
|
|
static void
|
|
|
|
reset_enpci(struct IsdnCardState *cs)
|
|
|
|
{
|
|
|
|
if (cs->debug & L1_DEB_ISAC)
|
|
|
|
debugl1(cs, "enter:now PCI: reset");
|
|
|
|
|
|
|
|
/* Reset on, (also for AMD) */
|
|
|
|
cs->hw.njet.ctrl_reg = 0x07;
|
2005-06-26 04:59:18 +07:00
|
|
|
outb(cs->hw.njet.ctrl_reg, cs->hw.njet.base + NETJET_CTRL);
|
2005-04-17 05:20:36 +07:00
|
|
|
mdelay(20);
|
|
|
|
/* Reset off */
|
|
|
|
cs->hw.njet.ctrl_reg = 0x30;
|
2005-06-26 04:59:18 +07:00
|
|
|
outb(cs->hw.njet.ctrl_reg, cs->hw.njet.base + NETJET_CTRL);
|
2005-04-17 05:20:36 +07:00
|
|
|
/* 20ms delay */
|
|
|
|
mdelay(20);
|
|
|
|
cs->hw.njet.auxd = 0; // LED-status
|
|
|
|
cs->hw.njet.dmactrl = 0;
|
2005-06-26 04:59:18 +07:00
|
|
|
outb(~TJ_AMD_IRQ, cs->hw.njet.base + NETJET_AUXCTRL);
|
|
|
|
outb(TJ_AMD_IRQ, cs->hw.njet.base + NETJET_IRQMASK1);
|
|
|
|
outb(cs->hw.njet.auxd, cs->hw.njet.auxa); // LED off
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
enpci_card_msg(struct IsdnCardState *cs, int mt, void *arg)
|
|
|
|
{
|
|
|
|
u_long flags;
|
2012-02-20 10:52:38 +07:00
|
|
|
unsigned char *chan;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
if (cs->debug & L1_DEB_ISAC)
|
|
|
|
debugl1(cs, "enter:now PCI: card_msg: 0x%04X", mt);
|
|
|
|
|
2012-02-20 10:52:38 +07:00
|
|
|
switch (mt) {
|
|
|
|
case CARD_RESET:
|
|
|
|
spin_lock_irqsave(&cs->lock, flags);
|
|
|
|
reset_enpci(cs);
|
|
|
|
Amd7930_init(cs);
|
|
|
|
spin_unlock_irqrestore(&cs->lock, flags);
|
|
|
|
break;
|
|
|
|
case CARD_RELEASE:
|
|
|
|
release_io_netjet(cs);
|
|
|
|
break;
|
|
|
|
case CARD_INIT:
|
|
|
|
reset_enpci(cs);
|
|
|
|
inittiger(cs);
|
|
|
|
/* irq must be on here */
|
|
|
|
Amd7930_init(cs);
|
|
|
|
break;
|
|
|
|
case CARD_TEST:
|
|
|
|
break;
|
|
|
|
case MDL_ASSIGN:
|
|
|
|
/* TEI assigned, LED1 on */
|
|
|
|
cs->hw.njet.auxd = TJ_AMD_IRQ << 1;
|
|
|
|
outb(cs->hw.njet.auxd, cs->hw.njet.base + NETJET_AUXDATA);
|
|
|
|
break;
|
|
|
|
case MDL_REMOVE:
|
|
|
|
/* TEI removed, LEDs off */
|
|
|
|
cs->hw.njet.auxd = 0;
|
|
|
|
outb(0x00, cs->hw.njet.base + NETJET_AUXDATA);
|
|
|
|
break;
|
|
|
|
case MDL_BC_ASSIGN:
|
|
|
|
/* activate B-channel */
|
|
|
|
chan = (unsigned char *)arg;
|
|
|
|
|
|
|
|
if (cs->debug & L1_DEB_ISAC)
|
|
|
|
debugl1(cs, "enter:now PCI: assign phys. BC %d in AMD LMR1", *chan);
|
|
|
|
|
|
|
|
cs->dc.amd7930.ph_command(cs, (cs->dc.amd7930.lmr1 | (*chan + 1)), "MDL_BC_ASSIGN");
|
|
|
|
/* at least one b-channel in use, LED 2 on */
|
|
|
|
cs->hw.njet.auxd |= TJ_AMD_IRQ << 2;
|
|
|
|
outb(cs->hw.njet.auxd, cs->hw.njet.base + NETJET_AUXDATA);
|
|
|
|
break;
|
|
|
|
case MDL_BC_RELEASE:
|
|
|
|
/* deactivate B-channel */
|
|
|
|
chan = (unsigned char *)arg;
|
|
|
|
|
|
|
|
if (cs->debug & L1_DEB_ISAC)
|
|
|
|
debugl1(cs, "enter:now PCI: release phys. BC %d in Amd LMR1", *chan);
|
|
|
|
|
|
|
|
cs->dc.amd7930.ph_command(cs, (cs->dc.amd7930.lmr1 & ~(*chan + 1)), "MDL_BC_RELEASE");
|
|
|
|
/* no b-channel active -> LED2 off */
|
|
|
|
if (!(cs->dc.amd7930.lmr1 & 3)) {
|
|
|
|
cs->hw.njet.auxd &= ~(TJ_AMD_IRQ << 2);
|
|
|
|
outb(cs->hw.njet.auxd, cs->hw.njet.base + NETJET_AUXDATA);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
}
|
2012-02-20 10:52:38 +07:00
|
|
|
return (0);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static irqreturn_t
|
IRQ: Maintain regs pointer globally rather than passing to IRQ handlers
Maintain a per-CPU global "struct pt_regs *" variable which can be used instead
of passing regs around manually through all ~1800 interrupt handlers in the
Linux kernel.
The regs pointer is used in few places, but it potentially costs both stack
space and code to pass it around. On the FRV arch, removing the regs parameter
from all the genirq function results in a 20% speed up of the IRQ exit path
(ie: from leaving timer_interrupt() to leaving do_IRQ()).
Where appropriate, an arch may override the generic storage facility and do
something different with the variable. On FRV, for instance, the address is
maintained in GR28 at all times inside the kernel as part of general exception
handling.
Having looked over the code, it appears that the parameter may be handed down
through up to twenty or so layers of functions. Consider a USB character
device attached to a USB hub, attached to a USB controller that posts its
interrupts through a cascaded auxiliary interrupt controller. A character
device driver may want to pass regs to the sysrq handler through the input
layer which adds another few layers of parameter passing.
I've build this code with allyesconfig for x86_64 and i386. I've runtested the
main part of the code on FRV and i386, though I can't test most of the drivers.
I've also done partial conversion for powerpc and MIPS - these at least compile
with minimal configurations.
This will affect all archs. Mostly the changes should be relatively easy.
Take do_IRQ(), store the regs pointer at the beginning, saving the old one:
struct pt_regs *old_regs = set_irq_regs(regs);
And put the old one back at the end:
set_irq_regs(old_regs);
Don't pass regs through to generic_handle_irq() or __do_IRQ().
In timer_interrupt(), this sort of change will be necessary:
- update_process_times(user_mode(regs));
- profile_tick(CPU_PROFILING, regs);
+ update_process_times(user_mode(get_irq_regs()));
+ profile_tick(CPU_PROFILING);
I'd like to move update_process_times()'s use of get_irq_regs() into itself,
except that i386, alone of the archs, uses something other than user_mode().
Some notes on the interrupt handling in the drivers:
(*) input_dev() is now gone entirely. The regs pointer is no longer stored in
the input_dev struct.
(*) finish_unlinks() in drivers/usb/host/ohci-q.c needs checking. It does
something different depending on whether it's been supplied with a regs
pointer or not.
(*) Various IRQ handler function pointers have been moved to type
irq_handler_t.
Signed-Off-By: David Howells <dhowells@redhat.com>
(cherry picked from 1b16e7ac850969f38b375e511e3fa2f474a33867 commit)
2006-10-05 20:55:46 +07:00
|
|
|
enpci_interrupt(int intno, void *dev_id)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
struct IsdnCardState *cs = dev_id;
|
2005-06-26 04:59:18 +07:00
|
|
|
unsigned char s0val, s1val, ir;
|
2005-04-17 05:20:36 +07:00
|
|
|
u_long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&cs->lock, flags);
|
2005-06-26 04:59:18 +07:00
|
|
|
s1val = inb(cs->hw.njet.base + NETJET_IRQSTAT1);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2012-02-20 10:52:38 +07:00
|
|
|
/* AMD threw an interrupt */
|
2005-04-17 05:20:36 +07:00
|
|
|
if (!(s1val & TJ_AMD_IRQ)) {
|
2012-02-20 10:52:38 +07:00
|
|
|
/* read and clear interrupt-register */
|
2005-04-17 05:20:36 +07:00
|
|
|
ir = ReadByteAmd7930(cs, 0x00);
|
|
|
|
Amd7930_interrupt(cs, ir);
|
|
|
|
s1val = 1;
|
|
|
|
} else
|
|
|
|
s1val = 0;
|
2005-06-26 04:59:18 +07:00
|
|
|
s0val = inb(cs->hw.njet.base + NETJET_IRQSTAT0);
|
2012-02-20 10:52:38 +07:00
|
|
|
if ((s0val | s1val) == 0) { // shared IRQ
|
2005-04-17 05:20:36 +07:00
|
|
|
spin_unlock_irqrestore(&cs->lock, flags);
|
|
|
|
return IRQ_NONE;
|
2012-02-20 10:52:38 +07:00
|
|
|
}
|
2005-04-17 05:20:36 +07:00
|
|
|
if (s0val)
|
2005-06-26 04:59:18 +07:00
|
|
|
outb(s0val, cs->hw.njet.base + NETJET_IRQSTAT0);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* DMA-Interrupt: B-channel-stuff */
|
|
|
|
/* set bits in sval to indicate which page is free */
|
|
|
|
if (inl(cs->hw.njet.base + NETJET_DMA_WRITE_ADR) <
|
2012-02-20 10:52:38 +07:00
|
|
|
inl(cs->hw.njet.base + NETJET_DMA_WRITE_IRQ))
|
2005-04-17 05:20:36 +07:00
|
|
|
/* the 2nd write page is free */
|
|
|
|
s0val = 0x08;
|
|
|
|
else /* the 1st write page is free */
|
|
|
|
s0val = 0x04;
|
|
|
|
if (inl(cs->hw.njet.base + NETJET_DMA_READ_ADR) <
|
2012-02-20 10:52:38 +07:00
|
|
|
inl(cs->hw.njet.base + NETJET_DMA_READ_IRQ))
|
2005-04-17 05:20:36 +07:00
|
|
|
/* the 2nd read page is free */
|
|
|
|
s0val = s0val | 0x02;
|
|
|
|
else /* the 1st read page is free */
|
|
|
|
s0val = s0val | 0x01;
|
|
|
|
if (s0val != cs->hw.njet.last_is0) /* we have a DMA interrupt */
|
|
|
|
{
|
|
|
|
if (test_and_set_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags)) {
|
|
|
|
spin_unlock_irqrestore(&cs->lock, flags);
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
cs->hw.njet.irqstat0 = s0val;
|
|
|
|
if ((cs->hw.njet.irqstat0 & NETJET_IRQM0_READ) !=
|
2012-02-20 10:52:38 +07:00
|
|
|
(cs->hw.njet.last_is0 & NETJET_IRQM0_READ))
|
2005-04-17 05:20:36 +07:00
|
|
|
/* we have a read dma int */
|
|
|
|
read_tiger(cs);
|
|
|
|
if ((cs->hw.njet.irqstat0 & NETJET_IRQM0_WRITE) !=
|
2012-02-20 10:52:38 +07:00
|
|
|
(cs->hw.njet.last_is0 & NETJET_IRQM0_WRITE))
|
2005-04-17 05:20:36 +07:00
|
|
|
/* we have a write dma int */
|
|
|
|
write_tiger(cs);
|
|
|
|
test_and_clear_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags);
|
|
|
|
}
|
|
|
|
spin_unlock_irqrestore(&cs->lock, flags);
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
2012-12-22 04:13:05 +07:00
|
|
|
static int en_pci_probe(struct pci_dev *dev_netjet, struct IsdnCardState *cs)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2007-07-16 06:25:45 +07:00
|
|
|
if (pci_enable_device(dev_netjet))
|
2012-02-20 10:52:38 +07:00
|
|
|
return (0);
|
2007-07-16 06:25:45 +07:00
|
|
|
cs->irq = dev_netjet->irq;
|
|
|
|
if (!cs->irq) {
|
|
|
|
printk(KERN_WARNING "enter:now PCI: No IRQ for PCI card found\n");
|
2012-02-20 10:52:38 +07:00
|
|
|
return (0);
|
2007-07-16 06:25:45 +07:00
|
|
|
}
|
|
|
|
cs->hw.njet.base = pci_resource_start(dev_netjet, 0);
|
|
|
|
if (!cs->hw.njet.base) {
|
|
|
|
printk(KERN_WARNING "enter:now PCI: No IO-Adr for PCI card found\n");
|
2012-02-20 10:52:38 +07:00
|
|
|
return (0);
|
2007-07-16 06:25:45 +07:00
|
|
|
}
|
|
|
|
/* checks Sub-Vendor ID because system crashes with Traverse-Card */
|
|
|
|
if ((dev_netjet->subsystem_vendor != 0x55) ||
|
|
|
|
(dev_netjet->subsystem_device != 0x02)) {
|
|
|
|
printk(KERN_WARNING "enter:now: You tried to load this driver with an incompatible TigerJet-card\n");
|
|
|
|
printk(KERN_WARNING "Use type=20 for Traverse NetJet PCI Card.\n");
|
2012-02-20 10:52:38 +07:00
|
|
|
return (0);
|
2007-07-16 06:25:45 +07:00
|
|
|
}
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2012-02-20 10:52:38 +07:00
|
|
|
return (1);
|
2007-07-16 06:25:45 +07:00
|
|
|
}
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2012-12-22 04:13:05 +07:00
|
|
|
static void en_cs_init(struct IsdnCard *card, struct IsdnCardState *cs)
|
2007-07-16 06:25:45 +07:00
|
|
|
{
|
|
|
|
cs->hw.njet.auxa = cs->hw.njet.base + NETJET_AUXDATA;
|
|
|
|
cs->hw.njet.isac = cs->hw.njet.base + 0xC0; // Fenster zum AMD
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2007-07-16 06:25:45 +07:00
|
|
|
/* Reset an */
|
2011-12-30 05:09:01 +07:00
|
|
|
cs->hw.njet.ctrl_reg = 0x07; // geändert von 0xff
|
2007-07-16 06:25:45 +07:00
|
|
|
outb(cs->hw.njet.ctrl_reg, cs->hw.njet.base + NETJET_CTRL);
|
|
|
|
/* 20 ms Pause */
|
|
|
|
mdelay(20);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2007-07-16 06:25:45 +07:00
|
|
|
cs->hw.njet.ctrl_reg = 0x30; /* Reset Off and status read clear */
|
|
|
|
outb(cs->hw.njet.ctrl_reg, cs->hw.njet.base + NETJET_CTRL);
|
|
|
|
mdelay(10);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2007-07-16 06:25:45 +07:00
|
|
|
cs->hw.njet.auxd = 0x00; // war 0xc0
|
|
|
|
cs->hw.njet.dmactrl = 0;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2007-07-16 06:25:45 +07:00
|
|
|
outb(~TJ_AMD_IRQ, cs->hw.njet.base + NETJET_AUXCTRL);
|
|
|
|
outb(TJ_AMD_IRQ, cs->hw.njet.base + NETJET_IRQMASK1);
|
|
|
|
outb(cs->hw.njet.auxd, cs->hw.njet.auxa);
|
|
|
|
}
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2012-12-22 04:13:05 +07:00
|
|
|
static int en_cs_init_rest(struct IsdnCard *card, struct IsdnCardState *cs)
|
2007-07-16 06:25:45 +07:00
|
|
|
{
|
|
|
|
const int bytecnt = 256;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
printk(KERN_INFO
|
2012-02-20 10:52:38 +07:00
|
|
|
"enter:now PCI: PCI card configured at 0x%lx IRQ %d\n",
|
|
|
|
cs->hw.njet.base, cs->irq);
|
2005-04-17 05:20:36 +07:00
|
|
|
if (!request_region(cs->hw.njet.base, bytecnt, "Fn_ISDN")) {
|
|
|
|
printk(KERN_WARNING
|
2007-07-16 06:25:45 +07:00
|
|
|
"HiSax: enter:now config port %lx-%lx already in use\n",
|
|
|
|
cs->hw.njet.base,
|
|
|
|
cs->hw.njet.base + bytecnt);
|
2005-04-17 05:20:36 +07:00
|
|
|
return (0);
|
|
|
|
}
|
2007-07-16 06:25:45 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
setup_Amd7930(cs);
|
|
|
|
cs->hw.njet.last_is0 = 0;
|
2012-02-20 10:52:38 +07:00
|
|
|
/* macro rByteAMD */
|
|
|
|
cs->readisac = &ReadByteAmd7930;
|
|
|
|
/* macro wByteAMD */
|
|
|
|
cs->writeisac = &WriteByteAmd7930;
|
|
|
|
cs->dc.amd7930.setIrqMask = &enpci_setIrqMask;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2012-02-20 10:52:38 +07:00
|
|
|
cs->BC_Read_Reg = &dummyrr;
|
2005-04-17 05:20:36 +07:00
|
|
|
cs->BC_Write_Reg = &dummywr;
|
|
|
|
cs->BC_Send_Data = &netjet_fill_dma;
|
|
|
|
cs->cardmsg = &enpci_card_msg;
|
|
|
|
cs->irq_func = &enpci_interrupt;
|
2006-07-02 09:29:36 +07:00
|
|
|
cs->irq_flags |= IRQF_SHARED;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2007-07-16 06:25:45 +07:00
|
|
|
return (1);
|
|
|
|
}
|
|
|
|
|
2012-12-22 04:13:05 +07:00
|
|
|
static struct pci_dev *dev_netjet = NULL;
|
2007-07-16 06:25:45 +07:00
|
|
|
|
|
|
|
/* called by config.c */
|
2012-12-22 04:13:05 +07:00
|
|
|
int setup_enternow_pci(struct IsdnCard *card)
|
2007-07-16 06:25:45 +07:00
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
struct IsdnCardState *cs = card->cs;
|
|
|
|
char tmp[64];
|
|
|
|
|
|
|
|
#ifdef __BIG_ENDIAN
|
|
|
|
#error "not running on big endian machines now"
|
|
|
|
#endif
|
|
|
|
|
2012-02-20 10:52:38 +07:00
|
|
|
strcpy(tmp, enternow_pci_rev);
|
2007-07-16 06:25:45 +07:00
|
|
|
printk(KERN_INFO "HiSax: Formula-n Europe AG enter:now ISDN PCI driver Rev. %s\n", HiSax_getrev(tmp));
|
|
|
|
if (cs->typ != ISDN_CTYPE_ENTERNOW)
|
2012-02-20 10:52:38 +07:00
|
|
|
return (0);
|
2007-07-16 06:25:45 +07:00
|
|
|
test_and_clear_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags);
|
|
|
|
|
2012-02-20 10:52:38 +07:00
|
|
|
for (;;)
|
2007-07-16 06:25:45 +07:00
|
|
|
{
|
2010-01-18 23:24:10 +07:00
|
|
|
if ((dev_netjet = hisax_find_pci_device(PCI_VENDOR_ID_TIGERJET,
|
2012-02-20 10:52:38 +07:00
|
|
|
PCI_DEVICE_ID_TIGERJET_300, dev_netjet))) {
|
2007-07-16 06:25:45 +07:00
|
|
|
ret = en_pci_probe(dev_netjet, cs);
|
|
|
|
if (!ret)
|
2012-02-20 10:52:38 +07:00
|
|
|
return (0);
|
2007-07-16 06:25:45 +07:00
|
|
|
} else {
|
2012-02-20 10:52:38 +07:00
|
|
|
printk(KERN_WARNING "enter:now PCI: No PCI card found\n");
|
|
|
|
return (0);
|
2007-07-16 06:25:45 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
en_cs_init(card, cs);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2012-02-20 10:52:38 +07:00
|
|
|
return en_cs_init_rest(card, cs);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|