2014-09-09 22:31:43 +07:00
|
|
|
* Mediatek Universal Asynchronous Receiver/Transmitter (UART)
|
|
|
|
|
|
|
|
Required properties:
|
|
|
|
- compatible should contain:
|
2015-10-20 13:34:30 +07:00
|
|
|
* "mediatek,mt2701-uart" for MT2701 compatible UARTS
|
2017-08-04 18:59:36 +07:00
|
|
|
* "mediatek,mt2712-uart" for MT2712 compatible UARTS
|
2015-10-20 13:34:30 +07:00
|
|
|
* "mediatek,mt6580-uart" for MT6580 compatible UARTS
|
|
|
|
* "mediatek,mt6582-uart" for MT6582 compatible UARTS
|
|
|
|
* "mediatek,mt6589-uart" for MT6589 compatible UARTS
|
2016-06-29 09:09:32 +07:00
|
|
|
* "mediatek,mt6755-uart" for MT6755 compatible UARTS
|
2015-10-20 13:34:30 +07:00
|
|
|
* "mediatek,mt6795-uart" for MT6795 compatible UARTS
|
2017-04-08 08:20:26 +07:00
|
|
|
* "mediatek,mt6797-uart" for MT6797 compatible UARTS
|
2017-06-01 00:28:59 +07:00
|
|
|
* "mediatek,mt7622-uart" for MT7622 compatible UARTS
|
2016-01-05 23:24:26 +07:00
|
|
|
* "mediatek,mt7623-uart" for MT7623 compatible UARTS
|
2014-10-22 20:12:00 +07:00
|
|
|
* "mediatek,mt8127-uart" for MT8127 compatible UARTS
|
2015-10-20 13:34:30 +07:00
|
|
|
* "mediatek,mt8135-uart" for MT8135 compatible UARTS
|
2015-12-01 16:14:00 +07:00
|
|
|
* "mediatek,mt8173-uart" for MT8173 compatible UARTS
|
2015-10-20 13:34:30 +07:00
|
|
|
* "mediatek,mt6577-uart" for MT6577 and all of the above
|
2014-09-09 22:31:43 +07:00
|
|
|
|
|
|
|
- reg: The base address of the UART register bank.
|
|
|
|
|
|
|
|
- interrupts: A single interrupt specifier.
|
|
|
|
|
2015-04-27 13:49:57 +07:00
|
|
|
- clocks : Must contain an entry for each entry in clock-names.
|
|
|
|
See ../clocks/clock-bindings.txt for details.
|
|
|
|
- clock-names:
|
|
|
|
- "baud": The clock the baudrate is derived from
|
|
|
|
- "bus": The bus clock for register accesses (optional)
|
|
|
|
|
|
|
|
For compatibility with older device trees an unnamed clock is used for the
|
|
|
|
baud clock if the baudclk does not exist. Do not use this for new designs.
|
2014-09-09 22:31:43 +07:00
|
|
|
|
|
|
|
Example:
|
|
|
|
|
|
|
|
uart0: serial@11006000 {
|
|
|
|
compatible = "mediatek,mt6589-uart", "mediatek,mt6577-uart";
|
|
|
|
reg = <0x11006000 0x400>;
|
|
|
|
interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_LOW>;
|
2015-04-27 13:49:57 +07:00
|
|
|
clocks = <&uart_clk>, <&bus_clk>;
|
|
|
|
clock-names = "baud", "bus";
|
2014-09-09 22:31:43 +07:00
|
|
|
};
|