2016-06-24 20:00:26 +07:00
|
|
|
/*
|
|
|
|
* Copyright © 2016 Intel Corporation
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
* Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
|
|
|
|
* IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
2016-06-24 20:00:27 +07:00
|
|
|
#include <linux/console.h>
|
2016-06-24 20:00:26 +07:00
|
|
|
#include <linux/vgaarb.h>
|
|
|
|
#include <linux/vga_switcheroo.h>
|
|
|
|
|
|
|
|
#include "i915_drv.h"
|
2017-02-14 00:15:12 +07:00
|
|
|
#include "i915_selftest.h"
|
2016-06-24 20:00:26 +07:00
|
|
|
|
|
|
|
#define GEN_DEFAULT_PIPEOFFSETS \
|
|
|
|
.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
|
|
|
|
PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
|
|
|
|
.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
|
|
|
|
TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
|
|
|
|
.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
|
|
|
|
|
|
|
|
#define GEN_CHV_PIPEOFFSETS \
|
|
|
|
.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
|
|
|
|
CHV_PIPE_C_OFFSET }, \
|
|
|
|
.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
|
|
|
|
CHV_TRANSCODER_C_OFFSET, }, \
|
|
|
|
.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
|
|
|
|
CHV_PALETTE_C_OFFSET }
|
|
|
|
|
|
|
|
#define CURSOR_OFFSETS \
|
|
|
|
.cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
|
|
|
|
|
|
|
|
#define IVB_CURSOR_OFFSETS \
|
|
|
|
.cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
|
|
|
|
|
|
|
|
#define BDW_COLORS \
|
|
|
|
.color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
|
|
|
|
#define CHV_COLORS \
|
|
|
|
.color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }
|
|
|
|
|
2016-11-30 22:43:02 +07:00
|
|
|
/* Keep in gen based order, and chronological order within a gen */
|
2016-08-18 02:30:51 +07:00
|
|
|
#define GEN2_FEATURES \
|
|
|
|
.gen = 2, .num_pipes = 1, \
|
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1, \
|
2016-08-18 02:30:55 +07:00
|
|
|
.has_gmch_display = 1, \
|
2016-08-18 02:30:56 +07:00
|
|
|
.hws_needs_physical = 1, \
|
2017-03-25 18:32:43 +07:00
|
|
|
.unfenced_needs_alignment = 1, \
|
2016-08-18 02:30:51 +07:00
|
|
|
.ring_mask = RENDER_RING, \
|
|
|
|
GEN_DEFAULT_PIPEOFFSETS, \
|
|
|
|
CURSOR_OFFSETS
|
|
|
|
|
2016-06-24 20:00:26 +07:00
|
|
|
static const struct intel_device_info intel_i830_info = {
|
2016-08-18 02:30:51 +07:00
|
|
|
GEN2_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_I830,
|
2016-08-18 02:30:51 +07:00
|
|
|
.is_mobile = 1, .cursor_needs_physical = 1,
|
|
|
|
.num_pipes = 2, /* legal, last one wins */
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
2016-11-30 22:43:04 +07:00
|
|
|
static const struct intel_device_info intel_i845g_info = {
|
2016-08-18 02:30:51 +07:00
|
|
|
GEN2_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_I845G,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_i85x_info = {
|
2016-08-18 02:30:51 +07:00
|
|
|
GEN2_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_I85X, .is_mobile = 1,
|
2016-08-18 02:30:51 +07:00
|
|
|
.num_pipes = 2, /* legal, last one wins */
|
2016-06-24 20:00:26 +07:00
|
|
|
.cursor_needs_physical = 1,
|
|
|
|
.has_fbc = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_i865g_info = {
|
2016-08-18 02:30:51 +07:00
|
|
|
GEN2_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_I865G,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
2016-08-18 02:30:50 +07:00
|
|
|
#define GEN3_FEATURES \
|
|
|
|
.gen = 3, .num_pipes = 2, \
|
2016-08-18 02:30:55 +07:00
|
|
|
.has_gmch_display = 1, \
|
2016-08-18 02:30:50 +07:00
|
|
|
.ring_mask = RENDER_RING, \
|
|
|
|
GEN_DEFAULT_PIPEOFFSETS, \
|
|
|
|
CURSOR_OFFSETS
|
|
|
|
|
2016-06-24 20:00:26 +07:00
|
|
|
static const struct intel_device_info intel_i915g_info = {
|
2016-08-18 02:30:50 +07:00
|
|
|
GEN3_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_I915G, .cursor_needs_physical = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2016-08-18 02:30:56 +07:00
|
|
|
.hws_needs_physical = 1,
|
2017-03-25 18:32:43 +07:00
|
|
|
.unfenced_needs_alignment = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
2016-11-30 22:43:02 +07:00
|
|
|
|
2016-06-24 20:00:26 +07:00
|
|
|
static const struct intel_device_info intel_i915gm_info = {
|
2016-08-18 02:30:50 +07:00
|
|
|
GEN3_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_I915GM,
|
2016-08-18 02:30:50 +07:00
|
|
|
.is_mobile = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
.cursor_needs_physical = 1,
|
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
|
|
|
.supports_tv = 1,
|
|
|
|
.has_fbc = 1,
|
2016-08-18 02:30:56 +07:00
|
|
|
.hws_needs_physical = 1,
|
2017-03-25 18:32:43 +07:00
|
|
|
.unfenced_needs_alignment = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
2016-11-30 22:43:02 +07:00
|
|
|
|
2016-06-24 20:00:26 +07:00
|
|
|
static const struct intel_device_info intel_i945g_info = {
|
2016-08-18 02:30:50 +07:00
|
|
|
GEN3_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_I945G,
|
2016-08-18 02:30:50 +07:00
|
|
|
.has_hotplug = 1, .cursor_needs_physical = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2016-08-18 02:30:56 +07:00
|
|
|
.hws_needs_physical = 1,
|
2017-03-25 18:32:43 +07:00
|
|
|
.unfenced_needs_alignment = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
2016-11-30 22:43:02 +07:00
|
|
|
|
2016-06-24 20:00:26 +07:00
|
|
|
static const struct intel_device_info intel_i945gm_info = {
|
2016-08-18 02:30:50 +07:00
|
|
|
GEN3_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_I945GM, .is_mobile = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
.has_hotplug = 1, .cursor_needs_physical = 1,
|
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
|
|
|
.supports_tv = 1,
|
|
|
|
.has_fbc = 1,
|
2016-08-18 02:30:56 +07:00
|
|
|
.hws_needs_physical = 1,
|
2017-03-25 18:32:43 +07:00
|
|
|
.unfenced_needs_alignment = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
2016-11-30 22:43:02 +07:00
|
|
|
static const struct intel_device_info intel_g33_info = {
|
|
|
|
GEN3_FEATURES,
|
|
|
|
.platform = INTEL_G33,
|
|
|
|
.has_hotplug = 1,
|
|
|
|
.has_overlay = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_pineview_info = {
|
|
|
|
GEN3_FEATURES,
|
2016-12-08 03:48:09 +07:00
|
|
|
.platform = INTEL_PINEVIEW, .is_mobile = 1,
|
2016-11-30 22:43:02 +07:00
|
|
|
.has_hotplug = 1,
|
|
|
|
.has_overlay = 1,
|
|
|
|
};
|
|
|
|
|
2016-08-18 02:30:49 +07:00
|
|
|
#define GEN4_FEATURES \
|
|
|
|
.gen = 4, .num_pipes = 2, \
|
|
|
|
.has_hotplug = 1, \
|
2016-08-18 02:30:55 +07:00
|
|
|
.has_gmch_display = 1, \
|
2016-08-18 02:30:49 +07:00
|
|
|
.ring_mask = RENDER_RING, \
|
|
|
|
GEN_DEFAULT_PIPEOFFSETS, \
|
|
|
|
CURSOR_OFFSETS
|
|
|
|
|
2016-06-24 20:00:26 +07:00
|
|
|
static const struct intel_device_info intel_i965g_info = {
|
2016-08-18 02:30:49 +07:00
|
|
|
GEN4_FEATURES,
|
2016-12-07 17:13:04 +07:00
|
|
|
.platform = INTEL_I965G,
|
2016-06-24 20:00:26 +07:00
|
|
|
.has_overlay = 1,
|
2016-08-18 02:30:56 +07:00
|
|
|
.hws_needs_physical = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_i965gm_info = {
|
2016-08-18 02:30:49 +07:00
|
|
|
GEN4_FEATURES,
|
2016-12-07 17:13:04 +07:00
|
|
|
.platform = INTEL_I965GM,
|
2016-08-18 02:30:49 +07:00
|
|
|
.is_mobile = 1, .has_fbc = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
.has_overlay = 1,
|
|
|
|
.supports_tv = 1,
|
2016-08-18 02:30:56 +07:00
|
|
|
.hws_needs_physical = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_g45_info = {
|
2016-08-18 02:30:49 +07:00
|
|
|
GEN4_FEATURES,
|
2016-11-30 22:43:05 +07:00
|
|
|
.platform = INTEL_G45,
|
2016-08-18 02:30:49 +07:00
|
|
|
.has_pipe_cxsr = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
.ring_mask = RENDER_RING | BSD_RING,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_gm45_info = {
|
2016-08-18 02:30:49 +07:00
|
|
|
GEN4_FEATURES,
|
2016-11-30 22:43:05 +07:00
|
|
|
.platform = INTEL_GM45,
|
2016-08-18 02:30:56 +07:00
|
|
|
.is_mobile = 1, .has_fbc = 1,
|
2016-08-18 02:30:49 +07:00
|
|
|
.has_pipe_cxsr = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
.supports_tv = 1,
|
|
|
|
.ring_mask = RENDER_RING | BSD_RING,
|
|
|
|
};
|
|
|
|
|
2016-08-18 02:30:47 +07:00
|
|
|
#define GEN5_FEATURES \
|
|
|
|
.gen = 5, .num_pipes = 2, \
|
2016-08-18 02:30:56 +07:00
|
|
|
.has_hotplug = 1, \
|
2016-08-18 02:30:48 +07:00
|
|
|
.has_gmbus_irq = 1, \
|
2016-08-18 02:30:47 +07:00
|
|
|
.ring_mask = RENDER_RING | BSD_RING, \
|
|
|
|
GEN_DEFAULT_PIPEOFFSETS, \
|
|
|
|
CURSOR_OFFSETS
|
|
|
|
|
2016-06-24 20:00:26 +07:00
|
|
|
static const struct intel_device_info intel_ironlake_d_info = {
|
2016-08-18 02:30:47 +07:00
|
|
|
GEN5_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_IRONLAKE,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_ironlake_m_info = {
|
2016-08-18 02:30:47 +07:00
|
|
|
GEN5_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_IRONLAKE,
|
2017-06-06 20:32:29 +07:00
|
|
|
.is_mobile = 1, .has_fbc = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
2016-08-18 02:30:38 +07:00
|
|
|
#define GEN6_FEATURES \
|
|
|
|
.gen = 6, .num_pipes = 2, \
|
2016-08-18 02:30:56 +07:00
|
|
|
.has_hotplug = 1, \
|
2016-08-18 02:30:38 +07:00
|
|
|
.has_fbc = 1, \
|
|
|
|
.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
|
|
|
|
.has_llc = 1, \
|
2016-08-18 02:30:44 +07:00
|
|
|
.has_rc6 = 1, \
|
2016-08-18 02:30:45 +07:00
|
|
|
.has_rc6p = 1, \
|
2016-08-18 02:30:48 +07:00
|
|
|
.has_gmbus_irq = 1, \
|
2016-12-06 08:57:03 +07:00
|
|
|
.has_aliasing_ppgtt = 1, \
|
2016-08-18 02:30:38 +07:00
|
|
|
GEN_DEFAULT_PIPEOFFSETS, \
|
|
|
|
CURSOR_OFFSETS
|
|
|
|
|
2016-06-24 20:00:26 +07:00
|
|
|
static const struct intel_device_info intel_sandybridge_d_info = {
|
2016-08-18 02:30:38 +07:00
|
|
|
GEN6_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_SANDYBRIDGE,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_sandybridge_m_info = {
|
2016-08-18 02:30:38 +07:00
|
|
|
GEN6_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_SANDYBRIDGE,
|
2016-08-18 02:30:38 +07:00
|
|
|
.is_mobile = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
#define GEN7_FEATURES \
|
|
|
|
.gen = 7, .num_pipes = 3, \
|
2016-08-18 02:30:56 +07:00
|
|
|
.has_hotplug = 1, \
|
2016-06-24 20:00:26 +07:00
|
|
|
.has_fbc = 1, \
|
|
|
|
.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
|
|
|
|
.has_llc = 1, \
|
2016-08-18 02:30:44 +07:00
|
|
|
.has_rc6 = 1, \
|
2016-08-18 02:30:45 +07:00
|
|
|
.has_rc6p = 1, \
|
2016-08-18 02:30:48 +07:00
|
|
|
.has_gmbus_irq = 1, \
|
2016-12-06 08:57:03 +07:00
|
|
|
.has_aliasing_ppgtt = 1, \
|
|
|
|
.has_full_ppgtt = 1, \
|
2016-06-24 20:00:26 +07:00
|
|
|
GEN_DEFAULT_PIPEOFFSETS, \
|
|
|
|
IVB_CURSOR_OFFSETS
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_ivybridge_d_info = {
|
|
|
|
GEN7_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_IVYBRIDGE,
|
2016-08-18 02:30:54 +07:00
|
|
|
.has_l3_dpf = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_ivybridge_m_info = {
|
|
|
|
GEN7_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_IVYBRIDGE,
|
2016-06-24 20:00:26 +07:00
|
|
|
.is_mobile = 1,
|
2016-08-18 02:30:54 +07:00
|
|
|
.has_l3_dpf = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_ivybridge_q_info = {
|
|
|
|
GEN7_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_IVYBRIDGE,
|
2016-06-24 20:00:26 +07:00
|
|
|
.num_pipes = 0, /* legal, last one wins */
|
2016-08-18 02:30:54 +07:00
|
|
|
.has_l3_dpf = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
2016-08-18 02:30:37 +07:00
|
|
|
static const struct intel_device_info intel_valleyview_info = {
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_VALLEYVIEW,
|
2016-12-20 04:55:08 +07:00
|
|
|
.gen = 7,
|
|
|
|
.is_lp = 1,
|
|
|
|
.num_pipes = 2,
|
|
|
|
.has_psr = 1,
|
|
|
|
.has_runtime_pm = 1,
|
|
|
|
.has_rc6 = 1,
|
|
|
|
.has_gmbus_irq = 1,
|
|
|
|
.has_gmch_display = 1,
|
|
|
|
.has_hotplug = 1,
|
|
|
|
.has_aliasing_ppgtt = 1,
|
|
|
|
.has_full_ppgtt = 1,
|
|
|
|
.ring_mask = RENDER_RING | BSD_RING | BLT_RING,
|
|
|
|
.display_mmio_offset = VLV_DISPLAY_BASE,
|
|
|
|
GEN_DEFAULT_PIPEOFFSETS,
|
|
|
|
CURSOR_OFFSETS
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
#define HSW_FEATURES \
|
|
|
|
GEN7_FEATURES, \
|
|
|
|
.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
|
|
|
|
.has_ddi = 1, \
|
2016-08-18 02:30:36 +07:00
|
|
|
.has_fpga_dbg = 1, \
|
2016-08-18 02:30:39 +07:00
|
|
|
.has_psr = 1, \
|
2016-08-18 02:30:43 +07:00
|
|
|
.has_resource_streamer = 1, \
|
2016-08-18 02:30:46 +07:00
|
|
|
.has_dp_mst = 1, \
|
2016-08-18 02:30:45 +07:00
|
|
|
.has_rc6p = 0 /* RC6p removed-by HSW */, \
|
2016-08-18 02:30:39 +07:00
|
|
|
.has_runtime_pm = 1
|
2016-06-24 20:00:26 +07:00
|
|
|
|
2016-08-18 02:30:37 +07:00
|
|
|
static const struct intel_device_info intel_haswell_info = {
|
2016-06-24 20:00:26 +07:00
|
|
|
HSW_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_HASWELL,
|
2016-08-18 02:30:54 +07:00
|
|
|
.has_l3_dpf = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
#define BDW_FEATURES \
|
|
|
|
HSW_FEATURES, \
|
2016-08-18 02:30:53 +07:00
|
|
|
BDW_COLORS, \
|
2016-11-03 15:39:46 +07:00
|
|
|
.has_logical_ring_contexts = 1, \
|
2016-12-06 08:57:03 +07:00
|
|
|
.has_full_48bit_ppgtt = 1, \
|
2016-11-03 15:39:46 +07:00
|
|
|
.has_64bit_reloc = 1
|
2016-06-24 20:00:26 +07:00
|
|
|
|
2017-06-06 23:06:06 +07:00
|
|
|
#define BDW_PLATFORM \
|
|
|
|
BDW_FEATURES, \
|
|
|
|
.gen = 8, \
|
|
|
|
.platform = INTEL_BROADWELL
|
|
|
|
|
2016-08-18 02:30:37 +07:00
|
|
|
static const struct intel_device_info intel_broadwell_info = {
|
2017-06-06 23:06:06 +07:00
|
|
|
BDW_PLATFORM,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
2016-08-18 02:30:37 +07:00
|
|
|
static const struct intel_device_info intel_broadwell_gt3_info = {
|
2017-06-06 23:06:06 +07:00
|
|
|
BDW_PLATFORM,
|
2016-06-24 20:00:26 +07:00
|
|
|
.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_cherryview_info = {
|
|
|
|
.gen = 8, .num_pipes = 3,
|
2016-08-18 02:30:56 +07:00
|
|
|
.has_hotplug = 1,
|
2016-12-19 04:36:26 +07:00
|
|
|
.is_lp = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_CHERRYVIEW,
|
2016-11-03 15:39:46 +07:00
|
|
|
.has_64bit_reloc = 1,
|
2016-08-18 02:30:36 +07:00
|
|
|
.has_psr = 1,
|
2016-08-18 02:30:39 +07:00
|
|
|
.has_runtime_pm = 1,
|
2016-08-18 02:30:43 +07:00
|
|
|
.has_resource_streamer = 1,
|
2016-08-18 02:30:44 +07:00
|
|
|
.has_rc6 = 1,
|
2016-08-18 02:30:48 +07:00
|
|
|
.has_gmbus_irq = 1,
|
2016-08-18 02:30:53 +07:00
|
|
|
.has_logical_ring_contexts = 1,
|
2016-08-18 02:30:55 +07:00
|
|
|
.has_gmch_display = 1,
|
2016-12-06 08:57:03 +07:00
|
|
|
.has_aliasing_ppgtt = 1,
|
|
|
|
.has_full_ppgtt = 1,
|
2016-06-24 20:00:26 +07:00
|
|
|
.display_mmio_offset = VLV_DISPLAY_BASE,
|
|
|
|
GEN_CHV_PIPEOFFSETS,
|
|
|
|
CURSOR_OFFSETS,
|
|
|
|
CHV_COLORS,
|
|
|
|
};
|
|
|
|
|
2017-06-06 23:06:06 +07:00
|
|
|
#define SKL_PLATFORM \
|
|
|
|
BDW_FEATURES, \
|
|
|
|
.gen = 9, \
|
|
|
|
.platform = INTEL_SKYLAKE, \
|
|
|
|
.has_csr = 1, \
|
|
|
|
.has_guc = 1, \
|
|
|
|
.ddb_size = 896
|
|
|
|
|
2016-06-24 20:00:26 +07:00
|
|
|
static const struct intel_device_info intel_skylake_info = {
|
2017-06-06 23:06:06 +07:00
|
|
|
SKL_PLATFORM,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_skylake_gt3_info = {
|
2017-06-06 23:06:06 +07:00
|
|
|
SKL_PLATFORM,
|
2016-06-24 20:00:26 +07:00
|
|
|
.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
|
|
|
|
};
|
|
|
|
|
2016-12-01 16:33:16 +07:00
|
|
|
#define GEN9_LP_FEATURES \
|
|
|
|
.gen = 9, \
|
2016-11-10 22:23:09 +07:00
|
|
|
.is_lp = 1, \
|
2016-12-01 16:33:16 +07:00
|
|
|
.has_hotplug = 1, \
|
|
|
|
.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
|
|
|
|
.num_pipes = 3, \
|
|
|
|
.has_64bit_reloc = 1, \
|
|
|
|
.has_ddi = 1, \
|
|
|
|
.has_fpga_dbg = 1, \
|
|
|
|
.has_fbc = 1, \
|
|
|
|
.has_runtime_pm = 1, \
|
|
|
|
.has_pooled_eu = 0, \
|
|
|
|
.has_csr = 1, \
|
|
|
|
.has_resource_streamer = 1, \
|
|
|
|
.has_rc6 = 1, \
|
|
|
|
.has_dp_mst = 1, \
|
|
|
|
.has_gmbus_irq = 1, \
|
|
|
|
.has_logical_ring_contexts = 1, \
|
|
|
|
.has_guc = 1, \
|
2016-12-06 08:57:03 +07:00
|
|
|
.has_aliasing_ppgtt = 1, \
|
|
|
|
.has_full_ppgtt = 1, \
|
|
|
|
.has_full_48bit_ppgtt = 1, \
|
2016-12-01 16:33:16 +07:00
|
|
|
GEN_DEFAULT_PIPEOFFSETS, \
|
|
|
|
IVB_CURSOR_OFFSETS, \
|
|
|
|
BDW_COLORS
|
|
|
|
|
2016-06-24 20:00:26 +07:00
|
|
|
static const struct intel_device_info intel_broxton_info = {
|
2016-12-01 16:33:16 +07:00
|
|
|
GEN9_LP_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_BROXTON,
|
2016-09-15 16:31:10 +07:00
|
|
|
.ddb_size = 512,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
2016-11-14 21:25:26 +07:00
|
|
|
static const struct intel_device_info intel_geminilake_info = {
|
|
|
|
GEN9_LP_FEATURES,
|
2016-12-01 19:49:55 +07:00
|
|
|
.platform = INTEL_GEMINILAKE,
|
2016-11-14 21:25:26 +07:00
|
|
|
.ddb_size = 1024,
|
2017-01-27 16:02:30 +07:00
|
|
|
.color = { .degamma_lut_size = 0, .gamma_lut_size = 1024 }
|
2016-11-14 21:25:26 +07:00
|
|
|
};
|
|
|
|
|
2017-06-06 23:06:06 +07:00
|
|
|
#define KBL_PLATFORM \
|
|
|
|
BDW_FEATURES, \
|
|
|
|
.gen = 9, \
|
|
|
|
.platform = INTEL_KABYLAKE, \
|
|
|
|
.has_csr = 1, \
|
|
|
|
.has_guc = 1, \
|
|
|
|
.ddb_size = 896
|
|
|
|
|
2016-06-24 20:00:26 +07:00
|
|
|
static const struct intel_device_info intel_kabylake_info = {
|
2017-06-06 23:06:06 +07:00
|
|
|
KBL_PLATFORM,
|
2016-06-24 20:00:26 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_kabylake_gt3_info = {
|
2017-06-06 23:06:06 +07:00
|
|
|
KBL_PLATFORM,
|
2016-06-24 20:00:26 +07:00
|
|
|
.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
|
|
|
|
};
|
|
|
|
|
2017-06-08 22:49:58 +07:00
|
|
|
#define CFL_PLATFORM \
|
|
|
|
.is_alpha_support = 1, \
|
|
|
|
BDW_FEATURES, \
|
|
|
|
.gen = 9, \
|
|
|
|
.platform = INTEL_COFFEELAKE, \
|
2017-06-10 03:02:30 +07:00
|
|
|
.has_csr = 1, \
|
2017-06-09 06:48:23 +07:00
|
|
|
.has_guc = 1, \
|
2017-06-08 22:49:58 +07:00
|
|
|
.ddb_size = 896
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_coffeelake_info = {
|
|
|
|
CFL_PLATFORM,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_coffeelake_gt3_info = {
|
|
|
|
CFL_PLATFORM,
|
|
|
|
.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
|
|
|
|
};
|
|
|
|
|
2017-06-07 03:30:30 +07:00
|
|
|
static const struct intel_device_info intel_cannonlake_info = {
|
|
|
|
BDW_FEATURES,
|
|
|
|
.is_alpha_support = 1,
|
|
|
|
.platform = INTEL_CANNONLAKE,
|
|
|
|
.gen = 10,
|
|
|
|
.ddb_size = 1024,
|
2017-06-10 05:26:10 +07:00
|
|
|
.has_csr = 1,
|
2017-06-07 03:30:30 +07:00
|
|
|
};
|
|
|
|
|
2016-06-24 20:00:26 +07:00
|
|
|
/*
|
|
|
|
* Make sure any device matches here are from most specific to most
|
|
|
|
* general. For example, since the Quanta match is based on the subsystem
|
|
|
|
* and subvendor IDs, we need it to come before the more general IVB
|
|
|
|
* PCI ID matches, otherwise we'll use the wrong info struct above.
|
|
|
|
*/
|
|
|
|
static const struct pci_device_id pciidlist[] = {
|
|
|
|
INTEL_I830_IDS(&intel_i830_info),
|
2016-11-30 22:43:04 +07:00
|
|
|
INTEL_I845G_IDS(&intel_i845g_info),
|
2016-06-24 20:00:26 +07:00
|
|
|
INTEL_I85X_IDS(&intel_i85x_info),
|
|
|
|
INTEL_I865G_IDS(&intel_i865g_info),
|
|
|
|
INTEL_I915G_IDS(&intel_i915g_info),
|
|
|
|
INTEL_I915GM_IDS(&intel_i915gm_info),
|
|
|
|
INTEL_I945G_IDS(&intel_i945g_info),
|
|
|
|
INTEL_I945GM_IDS(&intel_i945gm_info),
|
|
|
|
INTEL_I965G_IDS(&intel_i965g_info),
|
|
|
|
INTEL_G33_IDS(&intel_g33_info),
|
|
|
|
INTEL_I965GM_IDS(&intel_i965gm_info),
|
|
|
|
INTEL_GM45_IDS(&intel_gm45_info),
|
|
|
|
INTEL_G45_IDS(&intel_g45_info),
|
|
|
|
INTEL_PINEVIEW_IDS(&intel_pineview_info),
|
|
|
|
INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
|
|
|
|
INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
|
|
|
|
INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
|
|
|
|
INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
|
|
|
|
INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
|
|
|
|
INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
|
|
|
|
INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
|
2016-08-18 02:30:37 +07:00
|
|
|
INTEL_HSW_IDS(&intel_haswell_info),
|
|
|
|
INTEL_VLV_IDS(&intel_valleyview_info),
|
|
|
|
INTEL_BDW_GT12_IDS(&intel_broadwell_info),
|
|
|
|
INTEL_BDW_GT3_IDS(&intel_broadwell_gt3_info),
|
drm/i915: actually drive the BDW reserved IDs
Back in 2014, commit fb7023e0e248 ("drm/i915: BDW: Adding Reserved PCI
IDs.") added the reserved PCI IDs in order to try to make sure we had
working drivers in case we ever released products using these IDs
(since we had instances of this type of problem in the past). The
problem is that the patch only touched the macros used by
early-quirks.c and by the user space components that rely on
i915_pciids.h, it didn't touch the macros used by i915_pci.c. So we
correctly handled the stolen memory for these theoretical IDs, but we
didn't actually drive the devices from i915.ko.
So this patch fixes the original commit by actually making i915.ko
drive these IDs, which was the goal. There's no information on what
would be the GT count on these IDs, so we just go with the safer
intel_broadwell_info, at the risk of ignoring a possibly inexistent
BSD2_RING.
I did some checking, and it seems that these IDs are driven by
intel-gpu-tools, xf86-video-intel and libdrm (since they contain old
copies of i915_pciids.h), but they are not checked by mesa.
The alternative to this patch would be to just assume we're actually
never going to use these IDs, and then remove them from our ID lists
and make sure our user space components sync the latest i915_pciids.h
copy. I'm fine with either approaches, as long as we make sure that
every component tries to drive the same list of PCI IDs.
Fixes: fb7023e0e248 ("drm/i915: BDW: Adding Reserved PCI IDs.")
Cc: Rodrigo Vivi <rodrigo.vivi@intel.com>
Cc: Ben Widawsky <ben@bwidawsk.net>
Cc: Jani Nikula <jani.nikula@intel.com>
Signed-off-by: Paulo Zanoni <paulo.r.zanoni@intel.com>
Reviewed-by: Rodrigo Vivi <rodrigo.vivi@intel.com>
Link: http://patchwork.freedesktop.org/patch/msgid/1483473860-17644-3-git-send-email-paulo.r.zanoni@intel.com
2017-01-04 03:04:20 +07:00
|
|
|
INTEL_BDW_RSVD_IDS(&intel_broadwell_info),
|
2016-06-24 20:00:26 +07:00
|
|
|
INTEL_CHV_IDS(&intel_cherryview_info),
|
|
|
|
INTEL_SKL_GT1_IDS(&intel_skylake_info),
|
|
|
|
INTEL_SKL_GT2_IDS(&intel_skylake_info),
|
|
|
|
INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
|
|
|
|
INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
|
|
|
|
INTEL_BXT_IDS(&intel_broxton_info),
|
2016-11-10 22:23:08 +07:00
|
|
|
INTEL_GLK_IDS(&intel_geminilake_info),
|
2016-06-24 20:00:26 +07:00
|
|
|
INTEL_KBL_GT1_IDS(&intel_kabylake_info),
|
|
|
|
INTEL_KBL_GT2_IDS(&intel_kabylake_info),
|
|
|
|
INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
|
|
|
|
INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
|
2017-06-09 06:41:05 +07:00
|
|
|
INTEL_CFL_S_IDS(&intel_coffeelake_info),
|
2017-06-09 06:41:06 +07:00
|
|
|
INTEL_CFL_H_IDS(&intel_coffeelake_info),
|
2017-06-09 06:41:07 +07:00
|
|
|
INTEL_CFL_U_IDS(&intel_coffeelake_gt3_info),
|
2017-06-07 03:30:32 +07:00
|
|
|
INTEL_CNL_IDS(&intel_cannonlake_info),
|
2016-06-24 20:00:26 +07:00
|
|
|
{0, 0, 0}
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(pci, pciidlist);
|
|
|
|
|
2017-02-14 00:15:12 +07:00
|
|
|
static void i915_pci_remove(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
struct drm_device *dev = pci_get_drvdata(pdev);
|
|
|
|
|
|
|
|
i915_driver_unload(dev);
|
|
|
|
drm_dev_unref(dev);
|
|
|
|
}
|
|
|
|
|
2016-06-24 20:00:26 +07:00
|
|
|
static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
|
|
|
|
{
|
|
|
|
struct intel_device_info *intel_info =
|
|
|
|
(struct intel_device_info *) ent->driver_data;
|
2017-02-14 00:15:12 +07:00
|
|
|
int err;
|
2016-06-24 20:00:26 +07:00
|
|
|
|
2016-10-31 17:18:28 +07:00
|
|
|
if (IS_ALPHA_SUPPORT(intel_info) && !i915.alpha_support) {
|
|
|
|
DRM_INFO("The driver support for your hardware in this kernel version is alpha quality\n"
|
|
|
|
"See CONFIG_DRM_I915_ALPHA_SUPPORT or i915.alpha_support module parameter\n"
|
|
|
|
"to enable support in this kernel version, or check for kernel updates.\n");
|
2016-06-24 20:00:26 +07:00
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Only bind to function 0 of the device. Early generations
|
|
|
|
* used function 1 as a placeholder for multi-head. This causes
|
|
|
|
* us confusion instead, especially on the systems where both
|
|
|
|
* functions have the same PCI-ID!
|
|
|
|
*/
|
|
|
|
if (PCI_FUNC(pdev->devfn))
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* apple-gmux is needed on dual GPU MacBook Pro
|
|
|
|
* to probe the panel if we're the inactive GPU.
|
|
|
|
*/
|
|
|
|
if (vga_switcheroo_client_probe_defer(pdev))
|
|
|
|
return -EPROBE_DEFER;
|
|
|
|
|
2017-02-14 00:15:12 +07:00
|
|
|
err = i915_driver_load(pdev, ent);
|
|
|
|
if (err)
|
|
|
|
return err;
|
2016-06-24 20:00:26 +07:00
|
|
|
|
2017-02-14 00:15:12 +07:00
|
|
|
err = i915_live_selftests(pdev);
|
|
|
|
if (err) {
|
|
|
|
i915_pci_remove(pdev);
|
|
|
|
return err > 0 ? -ENOTTY : err;
|
|
|
|
}
|
2016-06-24 20:00:26 +07:00
|
|
|
|
2017-02-14 00:15:12 +07:00
|
|
|
return 0;
|
2016-06-24 20:00:26 +07:00
|
|
|
}
|
|
|
|
|
2016-06-24 20:00:27 +07:00
|
|
|
static struct pci_driver i915_pci_driver = {
|
2016-06-24 20:00:26 +07:00
|
|
|
.name = DRIVER_NAME,
|
|
|
|
.id_table = pciidlist,
|
|
|
|
.probe = i915_pci_probe,
|
|
|
|
.remove = i915_pci_remove,
|
|
|
|
.driver.pm = &i915_pm_ops,
|
|
|
|
};
|
2016-06-24 20:00:27 +07:00
|
|
|
|
|
|
|
static int __init i915_init(void)
|
|
|
|
{
|
|
|
|
bool use_kms = true;
|
2017-02-14 00:15:12 +07:00
|
|
|
int err;
|
|
|
|
|
|
|
|
err = i915_mock_selftests();
|
|
|
|
if (err)
|
|
|
|
return err > 0 ? 0 : err;
|
2016-06-24 20:00:27 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Enable KMS by default, unless explicitly overriden by
|
|
|
|
* either the i915.modeset prarameter or by the
|
|
|
|
* vga_text_mode_force boot option.
|
|
|
|
*/
|
|
|
|
|
|
|
|
if (i915.modeset == 0)
|
|
|
|
use_kms = false;
|
|
|
|
|
|
|
|
if (vgacon_text_force() && i915.modeset == -1)
|
|
|
|
use_kms = false;
|
|
|
|
|
|
|
|
if (!use_kms) {
|
|
|
|
/* Silently fail loading to not upset userspace. */
|
|
|
|
DRM_DEBUG_DRIVER("KMS disabled.\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
return pci_register_driver(&i915_pci_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit i915_exit(void)
|
|
|
|
{
|
|
|
|
if (!i915_pci_driver.driver.owner)
|
|
|
|
return;
|
|
|
|
|
|
|
|
pci_unregister_driver(&i915_pci_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
module_init(i915_init);
|
|
|
|
module_exit(i915_exit);
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Tungsten Graphics, Inc.");
|
|
|
|
MODULE_AUTHOR("Intel Corporation");
|
|
|
|
|
|
|
|
MODULE_DESCRIPTION(DRIVER_DESC);
|
|
|
|
MODULE_LICENSE("GPL and additional rights");
|