2014-11-18 15:47:01 +07:00
|
|
|
/*
|
2014-02-11 16:59:57 +07:00
|
|
|
* dwmac-sti.c - STMicroelectronics DWMAC Specific Glue layer
|
|
|
|
*
|
|
|
|
* Copyright (C) 2003-2014 STMicroelectronics (R&D) Limited
|
|
|
|
* Author: Srinivas Kandagatla <srinivas.kandagatla@st.com>
|
2014-10-14 13:12:56 +07:00
|
|
|
* Contributors: Giuseppe Cavallaro <peppe.cavallaro@st.com>
|
2014-02-11 16:59:57 +07:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/stmmac.h>
|
|
|
|
#include <linux/phy.h>
|
|
|
|
#include <linux/mfd/syscon.h>
|
2015-05-14 17:11:04 +07:00
|
|
|
#include <linux/module.h>
|
2014-02-11 16:59:57 +07:00
|
|
|
#include <linux/regmap.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/of.h>
|
2015-07-29 05:08:58 +07:00
|
|
|
#include <linux/of_device.h>
|
2014-02-11 16:59:57 +07:00
|
|
|
#include <linux/of_net.h>
|
|
|
|
|
2014-11-07 21:46:42 +07:00
|
|
|
#include "stmmac_platform.h"
|
|
|
|
|
2014-10-14 13:12:56 +07:00
|
|
|
#define DWMAC_125MHZ 125000000
|
|
|
|
#define DWMAC_50MHZ 50000000
|
|
|
|
#define DWMAC_25MHZ 25000000
|
|
|
|
#define DWMAC_2_5MHZ 2500000
|
|
|
|
|
|
|
|
#define IS_PHY_IF_MODE_RGMII(iface) (iface == PHY_INTERFACE_MODE_RGMII || \
|
|
|
|
iface == PHY_INTERFACE_MODE_RGMII_ID || \
|
|
|
|
iface == PHY_INTERFACE_MODE_RGMII_RXID || \
|
|
|
|
iface == PHY_INTERFACE_MODE_RGMII_TXID)
|
|
|
|
|
|
|
|
#define IS_PHY_IF_MODE_GBIT(iface) (IS_PHY_IF_MODE_RGMII(iface) || \
|
|
|
|
iface == PHY_INTERFACE_MODE_GMII)
|
|
|
|
|
2014-11-18 15:47:01 +07:00
|
|
|
/* STiH4xx register definitions (STiH415/STiH416/STiH407/STiH410 families)
|
|
|
|
*
|
2014-02-11 16:59:57 +07:00
|
|
|
* Below table summarizes the clock requirement and clock sources for
|
|
|
|
* supported phy interface modes with link speeds.
|
|
|
|
* ________________________________________________
|
|
|
|
*| PHY_MODE | 1000 Mbit Link | 100 Mbit Link |
|
|
|
|
* ------------------------------------------------
|
|
|
|
*| MII | n/a | 25Mhz |
|
|
|
|
*| | | txclk |
|
|
|
|
* ------------------------------------------------
|
|
|
|
*| GMII | 125Mhz | 25Mhz |
|
|
|
|
*| | clk-125/txclk | txclk |
|
|
|
|
* ------------------------------------------------
|
|
|
|
*| RGMII | 125Mhz | 25Mhz |
|
|
|
|
*| | clk-125/txclk | clkgen |
|
2014-10-14 13:12:56 +07:00
|
|
|
*| | clkgen | |
|
2014-02-11 16:59:57 +07:00
|
|
|
* ------------------------------------------------
|
|
|
|
*| RMII | n/a | 25Mhz |
|
|
|
|
*| | |clkgen/phyclk-in |
|
|
|
|
* ------------------------------------------------
|
|
|
|
*
|
2014-10-14 13:12:56 +07:00
|
|
|
* Register Configuration
|
|
|
|
*-------------------------------
|
|
|
|
* src |BIT(8)| BIT(7)| BIT(6)|
|
|
|
|
*-------------------------------
|
|
|
|
* txclk | 0 | n/a | 1 |
|
|
|
|
*-------------------------------
|
|
|
|
* ck_125| 0 | n/a | 0 |
|
|
|
|
*-------------------------------
|
|
|
|
* phyclk| 1 | 0 | n/a |
|
|
|
|
*-------------------------------
|
|
|
|
* clkgen| 1 | 1 | n/a |
|
|
|
|
*-------------------------------
|
2014-02-11 16:59:57 +07:00
|
|
|
*/
|
|
|
|
|
2014-10-14 13:12:56 +07:00
|
|
|
#define STIH4XX_RETIME_SRC_MASK GENMASK(8, 6)
|
|
|
|
#define STIH4XX_ETH_SEL_TX_RETIME_CLK BIT(8)
|
|
|
|
#define STIH4XX_ETH_SEL_INTERNAL_NOTEXT_PHYCLK BIT(7)
|
|
|
|
#define STIH4XX_ETH_SEL_TXCLK_NOT_CLK125 BIT(6)
|
|
|
|
|
2014-11-18 15:47:01 +07:00
|
|
|
/* STiD127 register definitions
|
2014-10-14 13:12:56 +07:00
|
|
|
*-----------------------
|
|
|
|
* src |BIT(6)| BIT(7)|
|
|
|
|
*-----------------------
|
|
|
|
* MII | 1 | n/a |
|
|
|
|
*-----------------------
|
|
|
|
* RMII | n/a | 1 |
|
|
|
|
* clkgen| | |
|
|
|
|
*-----------------------
|
|
|
|
* RMII | n/a | 0 |
|
|
|
|
* phyclk| | |
|
|
|
|
*-----------------------
|
|
|
|
* RGMII | 1 | n/a |
|
|
|
|
* clkgen| | |
|
|
|
|
*-----------------------
|
|
|
|
*/
|
2014-02-11 16:59:57 +07:00
|
|
|
|
2014-10-14 13:12:56 +07:00
|
|
|
#define STID127_RETIME_SRC_MASK GENMASK(7, 6)
|
|
|
|
#define STID127_ETH_SEL_INTERNAL_NOTEXT_PHYCLK BIT(7)
|
|
|
|
#define STID127_ETH_SEL_INTERNAL_NOTEXT_TXCLK BIT(6)
|
2014-02-11 16:59:57 +07:00
|
|
|
|
2014-10-14 13:12:56 +07:00
|
|
|
#define ENMII_MASK GENMASK(5, 5)
|
|
|
|
#define ENMII BIT(5)
|
|
|
|
#define EN_MASK GENMASK(1, 1)
|
|
|
|
#define EN BIT(1)
|
2014-02-11 16:59:57 +07:00
|
|
|
|
2014-11-18 15:47:01 +07:00
|
|
|
/*
|
2014-02-11 16:59:57 +07:00
|
|
|
* 3 bits [4:2]
|
|
|
|
* 000-GMII/MII
|
|
|
|
* 001-RGMII
|
|
|
|
* 010-SGMII
|
|
|
|
* 100-RMII
|
2014-11-18 15:47:01 +07:00
|
|
|
*/
|
2014-10-14 13:12:56 +07:00
|
|
|
#define MII_PHY_SEL_MASK GENMASK(4, 2)
|
|
|
|
#define ETH_PHY_SEL_RMII BIT(4)
|
|
|
|
#define ETH_PHY_SEL_SGMII BIT(3)
|
|
|
|
#define ETH_PHY_SEL_RGMII BIT(2)
|
|
|
|
#define ETH_PHY_SEL_GMII 0x0
|
|
|
|
#define ETH_PHY_SEL_MII 0x0
|
2014-02-11 16:59:57 +07:00
|
|
|
|
|
|
|
struct sti_dwmac {
|
2014-10-14 13:12:56 +07:00
|
|
|
int interface; /* MII interface */
|
|
|
|
bool ext_phyclk; /* Clock from external PHY */
|
|
|
|
u32 tx_retime_src; /* TXCLK Retiming*/
|
|
|
|
struct clk *clk; /* PHY clock */
|
2015-01-07 22:04:12 +07:00
|
|
|
u32 ctrl_reg; /* GMAC glue-logic control register */
|
2014-10-14 13:12:56 +07:00
|
|
|
int clk_sel_reg; /* GMAC ext clk selection register */
|
2014-02-11 16:59:57 +07:00
|
|
|
struct regmap *regmap;
|
2016-11-05 00:54:08 +07:00
|
|
|
bool gmac_en;
|
2014-10-14 13:12:56 +07:00
|
|
|
u32 speed;
|
2015-07-29 05:09:04 +07:00
|
|
|
void (*fix_retime_src)(void *priv, unsigned int speed);
|
2014-02-11 16:59:57 +07:00
|
|
|
};
|
|
|
|
|
2015-07-29 05:08:59 +07:00
|
|
|
struct sti_dwmac_of_data {
|
2015-07-29 05:09:04 +07:00
|
|
|
void (*fix_retime_src)(void *priv, unsigned int speed);
|
2015-07-29 05:08:59 +07:00
|
|
|
};
|
|
|
|
|
2014-02-11 16:59:57 +07:00
|
|
|
static u32 phy_intf_sels[] = {
|
|
|
|
[PHY_INTERFACE_MODE_MII] = ETH_PHY_SEL_MII,
|
|
|
|
[PHY_INTERFACE_MODE_GMII] = ETH_PHY_SEL_GMII,
|
|
|
|
[PHY_INTERFACE_MODE_RGMII] = ETH_PHY_SEL_RGMII,
|
|
|
|
[PHY_INTERFACE_MODE_RGMII_ID] = ETH_PHY_SEL_RGMII,
|
|
|
|
[PHY_INTERFACE_MODE_SGMII] = ETH_PHY_SEL_SGMII,
|
|
|
|
[PHY_INTERFACE_MODE_RMII] = ETH_PHY_SEL_RMII,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum {
|
|
|
|
TX_RETIME_SRC_NA = 0,
|
|
|
|
TX_RETIME_SRC_TXCLK = 1,
|
|
|
|
TX_RETIME_SRC_CLK_125,
|
|
|
|
TX_RETIME_SRC_PHYCLK,
|
|
|
|
TX_RETIME_SRC_CLKGEN,
|
|
|
|
};
|
|
|
|
|
2014-10-14 13:12:56 +07:00
|
|
|
static u32 stih4xx_tx_retime_val[] = {
|
|
|
|
[TX_RETIME_SRC_TXCLK] = STIH4XX_ETH_SEL_TXCLK_NOT_CLK125,
|
2014-02-11 16:59:57 +07:00
|
|
|
[TX_RETIME_SRC_CLK_125] = 0x0,
|
2014-10-14 13:12:56 +07:00
|
|
|
[TX_RETIME_SRC_PHYCLK] = STIH4XX_ETH_SEL_TX_RETIME_CLK,
|
|
|
|
[TX_RETIME_SRC_CLKGEN] = STIH4XX_ETH_SEL_TX_RETIME_CLK
|
|
|
|
| STIH4XX_ETH_SEL_INTERNAL_NOTEXT_PHYCLK,
|
2014-02-11 16:59:57 +07:00
|
|
|
};
|
|
|
|
|
2014-10-14 13:12:56 +07:00
|
|
|
static void stih4xx_fix_retime_src(void *priv, u32 spd)
|
2014-02-11 16:59:57 +07:00
|
|
|
{
|
2014-10-14 13:12:56 +07:00
|
|
|
struct sti_dwmac *dwmac = priv;
|
|
|
|
u32 src = dwmac->tx_retime_src;
|
|
|
|
u32 reg = dwmac->ctrl_reg;
|
|
|
|
u32 freq = 0;
|
|
|
|
|
|
|
|
if (dwmac->interface == PHY_INTERFACE_MODE_MII) {
|
|
|
|
src = TX_RETIME_SRC_TXCLK;
|
|
|
|
} else if (dwmac->interface == PHY_INTERFACE_MODE_RMII) {
|
|
|
|
if (dwmac->ext_phyclk) {
|
|
|
|
src = TX_RETIME_SRC_PHYCLK;
|
|
|
|
} else {
|
2014-02-11 16:59:57 +07:00
|
|
|
src = TX_RETIME_SRC_CLKGEN;
|
2014-10-14 13:12:56 +07:00
|
|
|
freq = DWMAC_50MHZ;
|
2014-02-11 16:59:57 +07:00
|
|
|
}
|
2014-10-14 13:12:56 +07:00
|
|
|
} else if (IS_PHY_IF_MODE_RGMII(dwmac->interface)) {
|
|
|
|
/* On GiGa clk source can be either ext or from clkgen */
|
|
|
|
if (spd == SPEED_1000) {
|
|
|
|
freq = DWMAC_125MHZ;
|
|
|
|
} else {
|
|
|
|
/* Switch to clkgen for these speeds */
|
|
|
|
src = TX_RETIME_SRC_CLKGEN;
|
|
|
|
if (spd == SPEED_100)
|
|
|
|
freq = DWMAC_25MHZ;
|
|
|
|
else if (spd == SPEED_10)
|
|
|
|
freq = DWMAC_2_5MHZ;
|
|
|
|
}
|
|
|
|
}
|
2014-02-11 16:59:57 +07:00
|
|
|
|
2016-11-05 00:54:06 +07:00
|
|
|
if (src == TX_RETIME_SRC_CLKGEN && freq)
|
2014-10-14 13:12:56 +07:00
|
|
|
clk_set_rate(dwmac->clk, freq);
|
2014-02-11 16:59:57 +07:00
|
|
|
|
2014-10-14 13:12:56 +07:00
|
|
|
regmap_update_bits(dwmac->regmap, reg, STIH4XX_RETIME_SRC_MASK,
|
|
|
|
stih4xx_tx_retime_val[src]);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void stid127_fix_retime_src(void *priv, u32 spd)
|
|
|
|
{
|
|
|
|
struct sti_dwmac *dwmac = priv;
|
|
|
|
u32 reg = dwmac->ctrl_reg;
|
|
|
|
u32 freq = 0;
|
|
|
|
u32 val = 0;
|
|
|
|
|
|
|
|
if (dwmac->interface == PHY_INTERFACE_MODE_MII) {
|
|
|
|
val = STID127_ETH_SEL_INTERNAL_NOTEXT_TXCLK;
|
|
|
|
} else if (dwmac->interface == PHY_INTERFACE_MODE_RMII) {
|
|
|
|
if (!dwmac->ext_phyclk) {
|
|
|
|
val = STID127_ETH_SEL_INTERNAL_NOTEXT_PHYCLK;
|
|
|
|
freq = DWMAC_50MHZ;
|
|
|
|
}
|
|
|
|
} else if (IS_PHY_IF_MODE_RGMII(dwmac->interface)) {
|
|
|
|
val = STID127_ETH_SEL_INTERNAL_NOTEXT_TXCLK;
|
|
|
|
if (spd == SPEED_1000)
|
|
|
|
freq = DWMAC_125MHZ;
|
|
|
|
else if (spd == SPEED_100)
|
|
|
|
freq = DWMAC_25MHZ;
|
|
|
|
else if (spd == SPEED_10)
|
|
|
|
freq = DWMAC_2_5MHZ;
|
2014-02-11 16:59:57 +07:00
|
|
|
}
|
|
|
|
|
2016-11-05 00:54:06 +07:00
|
|
|
if (freq)
|
2014-10-14 13:12:56 +07:00
|
|
|
clk_set_rate(dwmac->clk, freq);
|
|
|
|
|
|
|
|
regmap_update_bits(dwmac->regmap, reg, STID127_RETIME_SRC_MASK, val);
|
2014-02-11 16:59:57 +07:00
|
|
|
}
|
|
|
|
|
2016-11-05 00:54:10 +07:00
|
|
|
static int sti_dwmac_set_mode(struct sti_dwmac *dwmac)
|
2014-02-11 16:59:57 +07:00
|
|
|
{
|
2014-10-14 13:12:56 +07:00
|
|
|
struct regmap *regmap = dwmac->regmap;
|
|
|
|
int iface = dwmac->interface;
|
|
|
|
u32 reg = dwmac->ctrl_reg;
|
|
|
|
u32 val;
|
2014-02-11 16:59:57 +07:00
|
|
|
|
2016-11-05 00:54:08 +07:00
|
|
|
if (dwmac->gmac_en)
|
2014-10-14 13:12:56 +07:00
|
|
|
regmap_update_bits(regmap, reg, EN_MASK, EN);
|
|
|
|
|
|
|
|
regmap_update_bits(regmap, reg, MII_PHY_SEL_MASK, phy_intf_sels[iface]);
|
|
|
|
|
|
|
|
val = (iface == PHY_INTERFACE_MODE_REVMII) ? 0 : ENMII;
|
|
|
|
regmap_update_bits(regmap, reg, ENMII_MASK, val);
|
|
|
|
|
2016-11-05 00:54:10 +07:00
|
|
|
dwmac->fix_retime_src(dwmac, dwmac->speed);
|
2014-10-14 13:12:56 +07:00
|
|
|
|
|
|
|
return 0;
|
2014-02-11 16:59:57 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static int sti_dwmac_parse_data(struct sti_dwmac *dwmac,
|
|
|
|
struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct resource *res;
|
|
|
|
struct device *dev = &pdev->dev;
|
|
|
|
struct device_node *np = dev->of_node;
|
|
|
|
struct regmap *regmap;
|
|
|
|
int err;
|
|
|
|
|
2014-10-14 13:12:56 +07:00
|
|
|
/* clk selection from extra syscfg register */
|
|
|
|
dwmac->clk_sel_reg = -ENXIO;
|
|
|
|
res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sti-clkconf");
|
|
|
|
if (res)
|
|
|
|
dwmac->clk_sel_reg = res->start;
|
2014-02-11 16:59:57 +07:00
|
|
|
|
|
|
|
regmap = syscon_regmap_lookup_by_phandle(np, "st,syscon");
|
|
|
|
if (IS_ERR(regmap))
|
|
|
|
return PTR_ERR(regmap);
|
|
|
|
|
2015-01-07 22:04:12 +07:00
|
|
|
err = of_property_read_u32_index(np, "st,syscon", 1, &dwmac->ctrl_reg);
|
|
|
|
if (err) {
|
|
|
|
dev_err(dev, "Can't get sysconfig ctrl offset (%d)\n", err);
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
2014-02-11 16:59:57 +07:00
|
|
|
dwmac->interface = of_get_phy_mode(np);
|
|
|
|
dwmac->regmap = regmap;
|
2016-11-05 00:54:08 +07:00
|
|
|
dwmac->gmac_en = of_property_read_bool(np, "st,gmac_en");
|
2014-02-11 16:59:57 +07:00
|
|
|
dwmac->ext_phyclk = of_property_read_bool(np, "st,ext-phyclk");
|
2014-10-14 13:12:56 +07:00
|
|
|
dwmac->tx_retime_src = TX_RETIME_SRC_NA;
|
|
|
|
dwmac->speed = SPEED_100;
|
2014-02-11 16:59:57 +07:00
|
|
|
|
|
|
|
if (IS_PHY_IF_MODE_GBIT(dwmac->interface)) {
|
|
|
|
const char *rs;
|
|
|
|
|
2015-11-26 14:35:43 +07:00
|
|
|
dwmac->tx_retime_src = TX_RETIME_SRC_CLKGEN;
|
|
|
|
|
2014-02-11 16:59:57 +07:00
|
|
|
err = of_property_read_string(np, "st,tx-retime-src", &rs);
|
2014-12-15 18:25:51 +07:00
|
|
|
if (err < 0) {
|
2014-10-14 13:12:56 +07:00
|
|
|
dev_warn(dev, "Use internal clock source\n");
|
2015-11-26 14:35:43 +07:00
|
|
|
} else {
|
|
|
|
if (!strcasecmp(rs, "clk_125"))
|
|
|
|
dwmac->tx_retime_src = TX_RETIME_SRC_CLK_125;
|
|
|
|
else if (!strcasecmp(rs, "txclk"))
|
|
|
|
dwmac->tx_retime_src = TX_RETIME_SRC_TXCLK;
|
2014-12-15 18:25:51 +07:00
|
|
|
}
|
2014-10-14 13:12:56 +07:00
|
|
|
dwmac->speed = SPEED_1000;
|
2014-02-11 16:59:57 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
dwmac->clk = devm_clk_get(dev, "sti-ethclk");
|
2014-10-14 13:12:56 +07:00
|
|
|
if (IS_ERR(dwmac->clk)) {
|
|
|
|
dev_warn(dev, "No phy clock provided...\n");
|
2014-02-11 16:59:57 +07:00
|
|
|
dwmac->clk = NULL;
|
2014-10-14 13:12:56 +07:00
|
|
|
}
|
2014-02-11 16:59:57 +07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-07-29 05:08:55 +07:00
|
|
|
static int sti_dwmac_probe(struct platform_device *pdev)
|
2014-02-11 16:59:57 +07:00
|
|
|
{
|
2015-07-29 05:08:55 +07:00
|
|
|
struct plat_stmmacenet_data *plat_dat;
|
2015-07-29 05:08:59 +07:00
|
|
|
const struct sti_dwmac_of_data *data;
|
2015-07-29 05:08:55 +07:00
|
|
|
struct stmmac_resources stmmac_res;
|
2014-02-11 16:59:57 +07:00
|
|
|
struct sti_dwmac *dwmac;
|
|
|
|
int ret;
|
|
|
|
|
2015-07-29 05:08:58 +07:00
|
|
|
data = of_device_get_match_data(&pdev->dev);
|
|
|
|
if (!data) {
|
|
|
|
dev_err(&pdev->dev, "No OF match data provided\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2015-07-29 05:08:55 +07:00
|
|
|
ret = stmmac_get_platform_resources(pdev, &stmmac_res);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
plat_dat = stmmac_probe_config_dt(pdev, &stmmac_res.mac);
|
|
|
|
if (IS_ERR(plat_dat))
|
|
|
|
return PTR_ERR(plat_dat);
|
|
|
|
|
2014-02-11 16:59:57 +07:00
|
|
|
dwmac = devm_kzalloc(&pdev->dev, sizeof(*dwmac), GFP_KERNEL);
|
2016-11-30 21:29:55 +07:00
|
|
|
if (!dwmac) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto err_remove_config_dt;
|
|
|
|
}
|
2014-02-11 16:59:57 +07:00
|
|
|
|
|
|
|
ret = sti_dwmac_parse_data(dwmac, pdev);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&pdev->dev, "Unable to parse OF data\n");
|
2016-11-30 21:29:55 +07:00
|
|
|
goto err_remove_config_dt;
|
2014-02-11 16:59:57 +07:00
|
|
|
}
|
|
|
|
|
2015-07-29 05:09:04 +07:00
|
|
|
dwmac->fix_retime_src = data->fix_retime_src;
|
|
|
|
|
2015-07-29 05:08:55 +07:00
|
|
|
plat_dat->bsp_priv = dwmac;
|
2015-07-29 05:09:04 +07:00
|
|
|
plat_dat->fix_mac_speed = data->fix_retime_src;
|
2015-07-29 05:08:55 +07:00
|
|
|
|
2016-11-05 00:54:09 +07:00
|
|
|
ret = clk_prepare_enable(dwmac->clk);
|
2015-07-29 05:08:55 +07:00
|
|
|
if (ret)
|
2016-11-30 21:29:55 +07:00
|
|
|
goto err_remove_config_dt;
|
2015-07-29 05:08:55 +07:00
|
|
|
|
2016-11-05 00:54:10 +07:00
|
|
|
ret = sti_dwmac_set_mode(dwmac);
|
2016-11-05 00:54:09 +07:00
|
|
|
if (ret)
|
|
|
|
goto disable_clk;
|
|
|
|
|
|
|
|
ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
|
|
|
|
if (ret)
|
|
|
|
goto disable_clk;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
disable_clk:
|
|
|
|
clk_disable_unprepare(dwmac->clk);
|
2016-11-30 21:29:55 +07:00
|
|
|
err_remove_config_dt:
|
|
|
|
stmmac_remove_config_dt(pdev, plat_dat);
|
2016-11-30 21:29:50 +07:00
|
|
|
|
2016-11-05 00:54:09 +07:00
|
|
|
return ret;
|
2014-02-11 16:59:57 +07:00
|
|
|
}
|
|
|
|
|
2016-11-05 00:54:07 +07:00
|
|
|
static int sti_dwmac_remove(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct sti_dwmac *dwmac = get_stmmac_bsp_priv(&pdev->dev);
|
|
|
|
int ret = stmmac_dvr_remove(&pdev->dev);
|
|
|
|
|
|
|
|
clk_disable_unprepare(dwmac->clk);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_PM_SLEEP
|
|
|
|
static int sti_dwmac_suspend(struct device *dev)
|
|
|
|
{
|
|
|
|
struct sti_dwmac *dwmac = get_stmmac_bsp_priv(dev);
|
|
|
|
int ret = stmmac_suspend(dev);
|
|
|
|
|
|
|
|
clk_disable_unprepare(dwmac->clk);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int sti_dwmac_resume(struct device *dev)
|
|
|
|
{
|
|
|
|
struct sti_dwmac *dwmac = get_stmmac_bsp_priv(dev);
|
|
|
|
|
2016-11-05 00:54:09 +07:00
|
|
|
clk_prepare_enable(dwmac->clk);
|
2016-11-05 00:54:10 +07:00
|
|
|
sti_dwmac_set_mode(dwmac);
|
2016-11-05 00:54:07 +07:00
|
|
|
|
|
|
|
return stmmac_resume(dev);
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_PM_SLEEP */
|
|
|
|
|
|
|
|
static SIMPLE_DEV_PM_OPS(sti_dwmac_pm_ops, sti_dwmac_suspend,
|
|
|
|
sti_dwmac_resume);
|
|
|
|
|
2015-07-29 05:08:59 +07:00
|
|
|
static const struct sti_dwmac_of_data stih4xx_dwmac_data = {
|
2015-07-29 05:09:04 +07:00
|
|
|
.fix_retime_src = stih4xx_fix_retime_src,
|
2014-10-14 13:12:56 +07:00
|
|
|
};
|
|
|
|
|
2015-07-29 05:08:59 +07:00
|
|
|
static const struct sti_dwmac_of_data stid127_dwmac_data = {
|
2015-07-29 05:09:04 +07:00
|
|
|
.fix_retime_src = stid127_fix_retime_src,
|
2014-02-11 16:59:57 +07:00
|
|
|
};
|
2015-05-14 17:11:04 +07:00
|
|
|
|
|
|
|
static const struct of_device_id sti_dwmac_match[] = {
|
|
|
|
{ .compatible = "st,stih415-dwmac", .data = &stih4xx_dwmac_data},
|
|
|
|
{ .compatible = "st,stih416-dwmac", .data = &stih4xx_dwmac_data},
|
|
|
|
{ .compatible = "st,stid127-dwmac", .data = &stid127_dwmac_data},
|
|
|
|
{ .compatible = "st,stih407-dwmac", .data = &stih4xx_dwmac_data},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(of, sti_dwmac_match);
|
|
|
|
|
|
|
|
static struct platform_driver sti_dwmac_driver = {
|
2015-07-29 05:08:55 +07:00
|
|
|
.probe = sti_dwmac_probe,
|
2016-11-05 00:54:07 +07:00
|
|
|
.remove = sti_dwmac_remove,
|
2015-05-14 17:11:04 +07:00
|
|
|
.driver = {
|
|
|
|
.name = "sti-dwmac",
|
2016-11-05 00:54:07 +07:00
|
|
|
.pm = &sti_dwmac_pm_ops,
|
2015-05-14 17:11:04 +07:00
|
|
|
.of_match_table = sti_dwmac_match,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
module_platform_driver(sti_dwmac_driver);
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Srinivas Kandagatla <srinivas.kandagatla@st.com>");
|
|
|
|
MODULE_DESCRIPTION("STMicroelectronics DWMAC Specific Glue layer");
|
|
|
|
MODULE_LICENSE("GPL");
|