2018-05-12 00:03:16 +07:00
|
|
|
# SPDX-License-Identifier: GPL-2.0
|
2011-02-18 00:52:03 +07:00
|
|
|
#
|
|
|
|
# Generic HWSPINLOCK framework
|
|
|
|
#
|
|
|
|
|
2017-04-11 21:21:02 +07:00
|
|
|
menuconfig HWSPINLOCK
|
2017-11-04 13:37:48 +07:00
|
|
|
bool "Hardware Spinlock drivers"
|
2011-02-18 00:52:03 +07:00
|
|
|
|
|
|
|
config HWSPINLOCK_OMAP
|
|
|
|
tristate "OMAP Hardware Spinlock device"
|
2017-04-11 21:21:02 +07:00
|
|
|
depends on HWSPINLOCK
|
2014-07-03 06:01:00 +07:00
|
|
|
depends on ARCH_OMAP4 || SOC_OMAP5 || SOC_DRA7XX || SOC_AM33XX || SOC_AM43XX
|
2011-02-18 00:52:03 +07:00
|
|
|
help
|
|
|
|
Say y here to support the OMAP Hardware Spinlock device (firstly
|
|
|
|
introduced in OMAP4).
|
|
|
|
|
|
|
|
If unsure, say N.
|
2011-09-05 03:19:51 +07:00
|
|
|
|
2015-03-25 00:11:05 +07:00
|
|
|
config HWSPINLOCK_QCOM
|
|
|
|
tristate "Qualcomm Hardware Spinlock device"
|
2017-04-11 21:21:02 +07:00
|
|
|
depends on HWSPINLOCK
|
2015-03-25 00:11:05 +07:00
|
|
|
depends on ARCH_QCOM
|
|
|
|
select MFD_SYSCON
|
|
|
|
help
|
|
|
|
Say y here to support the Qualcomm Hardware Mutex functionality, which
|
|
|
|
provides a synchronisation mechanism for the various processors on
|
|
|
|
the SoC.
|
|
|
|
|
|
|
|
If unsure, say N.
|
|
|
|
|
2015-05-26 15:28:29 +07:00
|
|
|
config HWSPINLOCK_SIRF
|
|
|
|
tristate "SIRF Hardware Spinlock device"
|
2017-04-11 21:21:02 +07:00
|
|
|
depends on HWSPINLOCK
|
2015-05-26 15:28:29 +07:00
|
|
|
depends on ARCH_SIRF
|
|
|
|
help
|
|
|
|
Say y here to support the SIRF Hardware Spinlock device, which
|
|
|
|
provides a synchronisation mechanism for the various processors
|
|
|
|
on the SoC.
|
|
|
|
|
|
|
|
It's safe to say n here if you're not interested in SIRF hardware
|
|
|
|
spinlock or just want a bare minimum kernel.
|
|
|
|
|
2017-05-17 12:59:29 +07:00
|
|
|
config HWSPINLOCK_SPRD
|
|
|
|
tristate "SPRD Hardware Spinlock device"
|
|
|
|
depends on ARCH_SPRD
|
|
|
|
depends on HWSPINLOCK
|
|
|
|
help
|
|
|
|
Say y here to support the SPRD Hardware Spinlock device.
|
|
|
|
|
|
|
|
If unsure, say N.
|
|
|
|
|
2018-11-14 16:00:25 +07:00
|
|
|
config HWSPINLOCK_STM32
|
|
|
|
tristate "STM32 Hardware Spinlock device"
|
|
|
|
depends on MACH_STM32MP157
|
|
|
|
depends on HWSPINLOCK
|
|
|
|
help
|
|
|
|
Say y here to support the STM32 Hardware Spinlock device.
|
|
|
|
|
|
|
|
If unsure, say N.
|
|
|
|
|
2011-09-09 02:47:40 +07:00
|
|
|
config HSEM_U8500
|
|
|
|
tristate "STE Hardware Semaphore functionality"
|
2017-04-11 21:21:02 +07:00
|
|
|
depends on HWSPINLOCK
|
2011-09-09 02:47:40 +07:00
|
|
|
depends on ARCH_U8500
|
|
|
|
help
|
|
|
|
Say y here to support the STE Hardware Semaphore functionality, which
|
|
|
|
provides a synchronisation mechanism for the various processor on the
|
|
|
|
SoC.
|
|
|
|
|
|
|
|
If unsure, say N.
|