2015-03-05 20:43:56 +07:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2011-12 Synopsys, Inc. (www.synopsys.com)
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/irqdomain.h>
|
|
|
|
#include <linux/irqchip.h>
|
|
|
|
#include <asm/irq.h>
|
|
|
|
|
2017-02-02 01:14:11 +07:00
|
|
|
#define NR_CPU_IRQS 32 /* number of irq lines coming in */
|
2016-01-01 19:28:45 +07:00
|
|
|
#define TIMER0_IRQ 3 /* Fixed by ISA */
|
|
|
|
|
2015-03-05 20:43:56 +07:00
|
|
|
/*
|
|
|
|
* Early Hardware specific Interrupt setup
|
|
|
|
* -Platform independent, needed for each CPU (not foldable into init_IRQ)
|
|
|
|
* -Called very early (start_kernel -> setup_arch -> setup_processor)
|
|
|
|
*
|
|
|
|
* what it does ?
|
|
|
|
* -Optionally, setup the High priority Interrupts as Level 2 IRQs
|
|
|
|
*/
|
|
|
|
void arc_init_IRQ(void)
|
|
|
|
{
|
ARCv2: SMP: Mask only private-per-core IRQ lines on boot at core intc
Recent commit a8ec3ee861b6 "arc: Mask individual IRQ lines during core
INTC init" breaks interrupt handling on ARCv2 SMP systems.
That commit masked all interrupts at onset, as some controllers on some
boards (customer as well as internal), would assert interrutps early
before any handlers were installed. For SMP systems, the masking was
done at each cpu's core-intc. Later, when the IRQ was actually
requested, it was unmasked, but only on the requesting cpu.
For "common" interrupts, which were wired up from the 2nd level IDU
intc, this was as issue as they needed to be enabled on ALL the cpus
(given that IDU IRQs are by default served Round Robin across cpus)
So fix that by NOT masking "common" interrupts at core-intc, but instead
at the 2nd level IDU intc (latter already being done in idu_of_init())
Fixes: a8ec3ee861b6 ("arc: Mask individual IRQ lines during core INTC init")
Signed-off-by: Alexey Brodkin <abrodkin@synopsys.com>
[vgupta: reworked changelog, removed the extraneous idu_irq_mask_raw()]
Signed-off-by: Vineet Gupta <vgupta@synopsys.com>
Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
2017-08-29 05:03:58 +07:00
|
|
|
unsigned int level_mask = 0, i;
|
2015-03-05 20:43:56 +07:00
|
|
|
|
2016-05-30 20:51:22 +07:00
|
|
|
/* Is timer high priority Interrupt (Level2 in ARCompact jargon) */
|
|
|
|
level_mask |= IS_ENABLED(CONFIG_ARC_COMPACT_IRQ_LEVELS) << TIMER0_IRQ;
|
2015-03-05 20:43:56 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Write to register, even if no LV2 IRQs configured to reset it
|
|
|
|
* in case bootloader had mucked with it
|
|
|
|
*/
|
|
|
|
write_aux_reg(AUX_IRQ_LEV, level_mask);
|
|
|
|
|
|
|
|
if (level_mask)
|
|
|
|
pr_info("Level-2 interrupts bitset %x\n", level_mask);
|
2017-08-10 22:07:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Disable all IRQ lines so faulty external hardware won't
|
|
|
|
* trigger interrupt that kernel is not ready to handle.
|
|
|
|
*/
|
|
|
|
for (i = TIMER0_IRQ; i < NR_CPU_IRQS; i++) {
|
|
|
|
unsigned int ienb;
|
|
|
|
|
|
|
|
ienb = read_aux_reg(AUX_IENABLE);
|
|
|
|
ienb &= ~(1 << i);
|
|
|
|
write_aux_reg(AUX_IENABLE, ienb);
|
|
|
|
}
|
2015-03-05 20:43:56 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ARC700 core includes a simple on-chip intc supporting
|
|
|
|
* -per IRQ enable/disable
|
|
|
|
* -2 levels of interrupts (high/low)
|
|
|
|
* -all interrupts being level triggered
|
|
|
|
*
|
|
|
|
* To reduce platform code, we assume all IRQs directly hooked-up into intc.
|
|
|
|
* Platforms with external intc, hence cascaded IRQs, are free to over-ride
|
|
|
|
* below, per IRQ.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static void arc_irq_mask(struct irq_data *data)
|
|
|
|
{
|
|
|
|
unsigned int ienb;
|
|
|
|
|
|
|
|
ienb = read_aux_reg(AUX_IENABLE);
|
2016-12-28 15:46:24 +07:00
|
|
|
ienb &= ~(1 << data->hwirq);
|
2015-03-05 20:43:56 +07:00
|
|
|
write_aux_reg(AUX_IENABLE, ienb);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void arc_irq_unmask(struct irq_data *data)
|
|
|
|
{
|
|
|
|
unsigned int ienb;
|
|
|
|
|
|
|
|
ienb = read_aux_reg(AUX_IENABLE);
|
2016-12-28 15:46:24 +07:00
|
|
|
ienb |= (1 << data->hwirq);
|
2015-03-05 20:43:56 +07:00
|
|
|
write_aux_reg(AUX_IENABLE, ienb);
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct irq_chip onchip_intc = {
|
|
|
|
.name = "ARC In-core Intc",
|
|
|
|
.irq_mask = arc_irq_mask,
|
|
|
|
.irq_unmask = arc_irq_unmask,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int arc_intc_domain_map(struct irq_domain *d, unsigned int irq,
|
|
|
|
irq_hw_number_t hw)
|
|
|
|
{
|
2016-01-28 14:22:33 +07:00
|
|
|
switch (hw) {
|
2015-10-12 16:28:54 +07:00
|
|
|
case TIMER0_IRQ:
|
2016-01-28 14:22:33 +07:00
|
|
|
irq_set_percpu_devid(irq);
|
2015-03-05 20:43:56 +07:00
|
|
|
irq_set_chip_and_handler(irq, &onchip_intc, handle_percpu_irq);
|
2015-10-12 16:28:54 +07:00
|
|
|
break;
|
|
|
|
default:
|
2015-03-05 20:43:56 +07:00
|
|
|
irq_set_chip_and_handler(irq, &onchip_intc, handle_level_irq);
|
2015-10-12 16:28:54 +07:00
|
|
|
}
|
2015-03-05 20:43:56 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct irq_domain_ops arc_intc_domain_ops = {
|
|
|
|
.xlate = irq_domain_xlate_onecell,
|
|
|
|
.map = arc_intc_domain_map,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int __init
|
|
|
|
init_onchip_IRQ(struct device_node *intc, struct device_node *parent)
|
|
|
|
{
|
2016-01-01 16:42:54 +07:00
|
|
|
struct irq_domain *root_domain;
|
|
|
|
|
2015-03-05 20:43:56 +07:00
|
|
|
if (parent)
|
|
|
|
panic("DeviceTree incore intc not a root irq controller\n");
|
|
|
|
|
2016-01-28 11:10:10 +07:00
|
|
|
root_domain = irq_domain_add_linear(intc, NR_CPU_IRQS,
|
2015-03-05 20:43:56 +07:00
|
|
|
&arc_intc_domain_ops, NULL);
|
|
|
|
if (!root_domain)
|
|
|
|
panic("root irq domain not avail\n");
|
|
|
|
|
2016-01-01 16:42:54 +07:00
|
|
|
/*
|
|
|
|
* Needed for primary domain lookup to succeed
|
|
|
|
* This is a primary irqchip, and can never have a parent
|
|
|
|
*/
|
2015-03-05 20:43:56 +07:00
|
|
|
irq_set_default_host(root_domain);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
IRQCHIP_DECLARE(arc_intc, "snps,arc700-intc", init_onchip_IRQ);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* arch_local_irq_enable - Enable interrupts.
|
|
|
|
*
|
|
|
|
* 1. Explicitly called to re-enable interrupts
|
|
|
|
* 2. Implicitly called from spin_unlock_irq, write_unlock_irq etc
|
|
|
|
* which maybe in hard ISR itself
|
|
|
|
*
|
|
|
|
* Semantics of this function change depending on where it is called from:
|
|
|
|
*
|
|
|
|
* -If called from hard-ISR, it must not invert interrupt priorities
|
|
|
|
* e.g. suppose TIMER is high priority (Level 2) IRQ
|
|
|
|
* Time hard-ISR, timer_interrupt( ) calls spin_unlock_irq several times.
|
|
|
|
* Here local_irq_enable( ) shd not re-enable lower priority interrupts
|
|
|
|
* -If called from soft-ISR, it must re-enable all interrupts
|
|
|
|
* soft ISR are low prioity jobs which can be very slow, thus all IRQs
|
|
|
|
* must be enabled while they run.
|
|
|
|
* Now hardware context wise we may still be in L2 ISR (not done rtie)
|
|
|
|
* still we must re-enable both L1 and L2 IRQs
|
|
|
|
* Another twist is prev scenario with flow being
|
|
|
|
* L1 ISR ==> interrupted by L2 ISR ==> L2 soft ISR
|
|
|
|
* here we must not re-enable Ll as prev Ll Interrupt's h/w context will get
|
|
|
|
* over-written (this is deficiency in ARC700 Interrupt mechanism)
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifdef CONFIG_ARC_COMPACT_IRQ_LEVELS /* Complex version for 2 IRQ levels */
|
|
|
|
|
|
|
|
void arch_local_irq_enable(void)
|
|
|
|
{
|
|
|
|
unsigned long flags = arch_local_save_flags();
|
|
|
|
|
2015-09-06 00:17:30 +07:00
|
|
|
if (flags & STATUS_A2_MASK)
|
|
|
|
flags |= STATUS_E2_MASK;
|
|
|
|
else if (flags & STATUS_A1_MASK)
|
|
|
|
flags |= STATUS_E1_MASK;
|
2015-03-05 20:43:56 +07:00
|
|
|
|
|
|
|
arch_local_irq_restore(flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
EXPORT_SYMBOL(arch_local_irq_enable);
|
2015-09-06 00:17:30 +07:00
|
|
|
#endif
|