2019-05-27 13:55:05 +07:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-or-later */
|
2005-04-17 05:20:36 +07:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/mm/proc-arm922.S: MMU functions for ARM922
|
|
|
|
*
|
|
|
|
* Copyright (C) 1999,2000 ARM Limited
|
|
|
|
* Copyright (C) 2000 Deep Blue Solutions Ltd.
|
|
|
|
* Copyright (C) 2001 Altera Corporation
|
2006-06-28 20:10:01 +07:00
|
|
|
* hacked for non-paged-MM by Hyok S. Choi, 2003.
|
2005-04-17 05:20:36 +07:00
|
|
|
*
|
|
|
|
* These are the low level assembler for performing cache and TLB
|
|
|
|
* functions on the arm922.
|
|
|
|
*
|
|
|
|
* CONFIG_CPU_ARM922_CPU_IDLE -> nohlt
|
|
|
|
*/
|
|
|
|
#include <linux/linkage.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <asm/assembler.h>
|
2008-09-08 01:15:31 +07:00
|
|
|
#include <asm/hwcap.h>
|
2006-03-16 21:44:36 +07:00
|
|
|
#include <asm/pgtable-hwdef.h>
|
2005-04-17 05:20:36 +07:00
|
|
|
#include <asm/pgtable.h>
|
|
|
|
#include <asm/page.h>
|
|
|
|
#include <asm/ptrace.h>
|
|
|
|
#include "proc-macros.S"
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The size of one data cache line.
|
|
|
|
*/
|
|
|
|
#define CACHE_DLINESIZE 32
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The number of data cache segments.
|
|
|
|
*/
|
|
|
|
#define CACHE_DSEGMENTS 4
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The number of lines in a cache segment.
|
|
|
|
*/
|
|
|
|
#define CACHE_DENTRIES 64
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This is the size at which it becomes more efficient to
|
|
|
|
* clean the whole cache, rather than using the individual
|
2011-03-31 08:57:33 +07:00
|
|
|
* cache line maintenance instructions. (I think this should
|
2005-04-17 05:20:36 +07:00
|
|
|
* be 32768).
|
|
|
|
*/
|
|
|
|
#define CACHE_DLIMIT 8192
|
|
|
|
|
|
|
|
|
|
|
|
.text
|
|
|
|
/*
|
|
|
|
* cpu_arm922_proc_init()
|
|
|
|
*/
|
|
|
|
ENTRY(cpu_arm922_proc_init)
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* cpu_arm922_proc_fin()
|
|
|
|
*/
|
|
|
|
ENTRY(cpu_arm922_proc_fin)
|
|
|
|
mrc p15, 0, r0, c1, c0, 0 @ ctrl register
|
|
|
|
bic r0, r0, #0x1000 @ ...i............
|
|
|
|
bic r0, r0, #0x000e @ ............wca.
|
|
|
|
mcr p15, 0, r0, c1, c0, 0 @ disable caches
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* cpu_arm922_reset(loc)
|
|
|
|
*
|
|
|
|
* Perform a soft reset of the system. Put the CPU into the
|
|
|
|
* same state as it would be if it had been reset, and branch
|
|
|
|
* to what would be the reset vector.
|
|
|
|
*
|
|
|
|
* loc: location to jump to for soft reset
|
|
|
|
*/
|
|
|
|
.align 5
|
2011-11-15 20:25:04 +07:00
|
|
|
.pushsection .idmap.text, "ax"
|
2005-04-17 05:20:36 +07:00
|
|
|
ENTRY(cpu_arm922_reset)
|
|
|
|
mov ip, #0
|
|
|
|
mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
|
|
|
|
mcr p15, 0, ip, c7, c10, 4 @ drain WB
|
2006-06-28 20:10:01 +07:00
|
|
|
#ifdef CONFIG_MMU
|
2005-04-17 05:20:36 +07:00
|
|
|
mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
|
2006-06-28 20:10:01 +07:00
|
|
|
#endif
|
2005-04-17 05:20:36 +07:00
|
|
|
mrc p15, 0, ip, c1, c0, 0 @ ctrl register
|
|
|
|
bic ip, ip, #0x000f @ ............wcam
|
|
|
|
bic ip, ip, #0x1100 @ ...i...s........
|
|
|
|
mcr p15, 0, ip, c1, c0, 0 @ ctrl register
|
2014-06-30 22:29:12 +07:00
|
|
|
ret r0
|
2011-11-15 20:25:04 +07:00
|
|
|
ENDPROC(cpu_arm922_reset)
|
|
|
|
.popsection
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* cpu_arm922_do_idle()
|
|
|
|
*/
|
|
|
|
.align 5
|
|
|
|
ENTRY(cpu_arm922_do_idle)
|
|
|
|
mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
|
|
|
|
#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
|
|
|
|
|
2010-10-28 17:27:40 +07:00
|
|
|
/*
|
|
|
|
* flush_icache_all()
|
|
|
|
*
|
|
|
|
* Unconditionally clean and invalidate the entire icache.
|
|
|
|
*/
|
|
|
|
ENTRY(arm922_flush_icache_all)
|
|
|
|
mov r0, #0
|
|
|
|
mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2010-10-28 17:27:40 +07:00
|
|
|
ENDPROC(arm922_flush_icache_all)
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/*
|
|
|
|
* flush_user_cache_all()
|
|
|
|
*
|
|
|
|
* Clean and invalidate all cache entries in a particular
|
|
|
|
* address space.
|
|
|
|
*/
|
|
|
|
ENTRY(arm922_flush_user_cache_all)
|
|
|
|
/* FALLTHROUGH */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* flush_kern_cache_all()
|
|
|
|
*
|
|
|
|
* Clean and invalidate the entire cache.
|
|
|
|
*/
|
|
|
|
ENTRY(arm922_flush_kern_cache_all)
|
|
|
|
mov r2, #VM_EXEC
|
|
|
|
mov ip, #0
|
|
|
|
__flush_whole_cache:
|
|
|
|
mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 8 segments
|
|
|
|
1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
|
|
|
|
2: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index
|
|
|
|
subs r3, r3, #1 << 26
|
|
|
|
bcs 2b @ entries 63 to 0
|
|
|
|
subs r1, r1, #1 << 5
|
|
|
|
bcs 1b @ segments 7 to 0
|
|
|
|
tst r2, #VM_EXEC
|
|
|
|
mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
|
|
|
|
mcrne p15, 0, ip, c7, c10, 4 @ drain WB
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* flush_user_cache_range(start, end, flags)
|
|
|
|
*
|
|
|
|
* Clean and invalidate a range of cache entries in the
|
|
|
|
* specified address range.
|
|
|
|
*
|
|
|
|
* - start - start address (inclusive)
|
|
|
|
* - end - end address (exclusive)
|
|
|
|
* - flags - vm_flags describing address space
|
|
|
|
*/
|
|
|
|
ENTRY(arm922_flush_user_cache_range)
|
|
|
|
mov ip, #0
|
|
|
|
sub r3, r1, r0 @ calculate total size
|
|
|
|
cmp r3, #CACHE_DLIMIT
|
|
|
|
bhs __flush_whole_cache
|
|
|
|
|
|
|
|
1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
|
|
|
|
tst r2, #VM_EXEC
|
|
|
|
mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
|
|
|
|
add r0, r0, #CACHE_DLINESIZE
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
tst r2, #VM_EXEC
|
|
|
|
mcrne p15, 0, ip, c7, c10, 4 @ drain WB
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* coherent_kern_range(start, end)
|
|
|
|
*
|
|
|
|
* Ensure coherency between the Icache and the Dcache in the
|
|
|
|
* region described by start, end. If you have non-snooping
|
|
|
|
* Harvard caches, you need to implement this function.
|
|
|
|
*
|
|
|
|
* - start - virtual start address
|
|
|
|
* - end - virtual end address
|
|
|
|
*/
|
|
|
|
ENTRY(arm922_coherent_kern_range)
|
|
|
|
/* FALLTHROUGH */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* coherent_user_range(start, end)
|
|
|
|
*
|
|
|
|
* Ensure coherency between the Icache and the Dcache in the
|
|
|
|
* region described by start, end. If you have non-snooping
|
|
|
|
* Harvard caches, you need to implement this function.
|
|
|
|
*
|
|
|
|
* - start - virtual start address
|
|
|
|
* - end - virtual end address
|
|
|
|
*/
|
|
|
|
ENTRY(arm922_coherent_user_range)
|
|
|
|
bic r0, r0, #CACHE_DLINESIZE - 1
|
|
|
|
1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
|
|
|
|
mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
|
|
|
|
add r0, r0, #CACHE_DLINESIZE
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
mcr p15, 0, r0, c7, c10, 4 @ drain WB
|
2012-04-27 19:08:53 +07:00
|
|
|
mov r0, #0
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*
|
2009-11-26 19:56:21 +07:00
|
|
|
* flush_kern_dcache_area(void *addr, size_t size)
|
2005-04-17 05:20:36 +07:00
|
|
|
*
|
|
|
|
* Ensure no D cache aliasing occurs, either with itself or
|
|
|
|
* the I cache
|
|
|
|
*
|
2009-11-26 19:56:21 +07:00
|
|
|
* - addr - kernel address
|
|
|
|
* - size - region size
|
2005-04-17 05:20:36 +07:00
|
|
|
*/
|
2009-11-26 19:56:21 +07:00
|
|
|
ENTRY(arm922_flush_kern_dcache_area)
|
|
|
|
add r1, r0, r1
|
2005-04-17 05:20:36 +07:00
|
|
|
1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
|
|
|
|
add r0, r0, #CACHE_DLINESIZE
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
mov r0, #0
|
|
|
|
mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
|
|
|
|
mcr p15, 0, r0, c7, c10, 4 @ drain WB
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* dma_inv_range(start, end)
|
|
|
|
*
|
|
|
|
* Invalidate (discard) the specified virtual address range.
|
|
|
|
* May not write back any entries. If 'start' or 'end'
|
|
|
|
* are not cache line aligned, those lines must be written
|
|
|
|
* back.
|
|
|
|
*
|
|
|
|
* - start - virtual start address
|
|
|
|
* - end - virtual end address
|
|
|
|
*
|
|
|
|
* (same as v4wb)
|
|
|
|
*/
|
2009-11-26 23:24:19 +07:00
|
|
|
arm922_dma_inv_range:
|
2005-04-17 05:20:36 +07:00
|
|
|
tst r0, #CACHE_DLINESIZE - 1
|
|
|
|
bic r0, r0, #CACHE_DLINESIZE - 1
|
|
|
|
mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
|
|
|
|
tst r1, #CACHE_DLINESIZE - 1
|
|
|
|
mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
|
|
|
|
1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
|
|
|
|
add r0, r0, #CACHE_DLINESIZE
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
mcr p15, 0, r0, c7, c10, 4 @ drain WB
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* dma_clean_range(start, end)
|
|
|
|
*
|
|
|
|
* Clean the specified virtual address range.
|
|
|
|
*
|
|
|
|
* - start - virtual start address
|
|
|
|
* - end - virtual end address
|
|
|
|
*
|
|
|
|
* (same as v4wb)
|
|
|
|
*/
|
2009-11-26 23:24:19 +07:00
|
|
|
arm922_dma_clean_range:
|
2005-04-17 05:20:36 +07:00
|
|
|
bic r0, r0, #CACHE_DLINESIZE - 1
|
|
|
|
1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
|
|
|
|
add r0, r0, #CACHE_DLINESIZE
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
mcr p15, 0, r0, c7, c10, 4 @ drain WB
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* dma_flush_range(start, end)
|
|
|
|
*
|
|
|
|
* Clean and invalidate the specified virtual address range.
|
|
|
|
*
|
|
|
|
* - start - virtual start address
|
|
|
|
* - end - virtual end address
|
|
|
|
*/
|
|
|
|
ENTRY(arm922_dma_flush_range)
|
|
|
|
bic r0, r0, #CACHE_DLINESIZE - 1
|
|
|
|
1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
|
|
|
|
add r0, r0, #CACHE_DLINESIZE
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
mcr p15, 0, r0, c7, c10, 4 @ drain WB
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2009-11-26 23:19:58 +07:00
|
|
|
/*
|
|
|
|
* dma_map_area(start, size, dir)
|
|
|
|
* - start - kernel virtual start address
|
|
|
|
* - size - size of region
|
|
|
|
* - dir - DMA direction
|
|
|
|
*/
|
|
|
|
ENTRY(arm922_dma_map_area)
|
|
|
|
add r1, r1, r0
|
|
|
|
cmp r2, #DMA_TO_DEVICE
|
|
|
|
beq arm922_dma_clean_range
|
|
|
|
bcs arm922_dma_inv_range
|
|
|
|
b arm922_dma_flush_range
|
|
|
|
ENDPROC(arm922_dma_map_area)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* dma_unmap_area(start, size, dir)
|
|
|
|
* - start - kernel virtual start address
|
|
|
|
* - size - size of region
|
|
|
|
* - dir - DMA direction
|
|
|
|
*/
|
|
|
|
ENTRY(arm922_dma_unmap_area)
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2009-11-26 23:19:58 +07:00
|
|
|
ENDPROC(arm922_dma_unmap_area)
|
|
|
|
|
2012-09-06 20:05:13 +07:00
|
|
|
.globl arm922_flush_kern_cache_louis
|
|
|
|
.equ arm922_flush_kern_cache_louis, arm922_flush_kern_cache_all
|
|
|
|
|
2011-06-23 23:20:07 +07:00
|
|
|
@ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
|
|
|
|
define_cache_functions arm922
|
2005-04-17 05:20:36 +07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
|
|
ENTRY(cpu_arm922_dcache_clean_area)
|
|
|
|
#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
|
|
|
|
1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
|
|
|
|
add r0, r0, #CACHE_DLINESIZE
|
|
|
|
subs r1, r1, #CACHE_DLINESIZE
|
|
|
|
bhi 1b
|
|
|
|
#endif
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* =============================== PageTable ============================== */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* cpu_arm922_switch_mm(pgd)
|
|
|
|
*
|
|
|
|
* Set the translation base pointer to be as described by pgd.
|
|
|
|
*
|
|
|
|
* pgd: new page tables
|
|
|
|
*/
|
|
|
|
.align 5
|
|
|
|
ENTRY(cpu_arm922_switch_mm)
|
2006-06-28 20:10:01 +07:00
|
|
|
#ifdef CONFIG_MMU
|
2005-04-17 05:20:36 +07:00
|
|
|
mov ip, #0
|
|
|
|
#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
|
|
|
|
mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
|
|
|
|
#else
|
|
|
|
@ && 'Clean & Invalidate whole DCache'
|
|
|
|
@ && Re-written to use Index Ops.
|
|
|
|
@ && Uses registers r1, r3 and ip
|
|
|
|
|
|
|
|
mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 4 segments
|
|
|
|
1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
|
|
|
|
2: mcr p15, 0, r3, c7, c14, 2 @ clean & invalidate D index
|
|
|
|
subs r3, r3, #1 << 26
|
|
|
|
bcs 2b @ entries 63 to 0
|
|
|
|
subs r1, r1, #1 << 5
|
|
|
|
bcs 1b @ segments 7 to 0
|
|
|
|
#endif
|
|
|
|
mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
|
|
|
|
mcr p15, 0, ip, c7, c10, 4 @ drain WB
|
|
|
|
mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
|
|
|
|
mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
|
2006-06-28 20:10:01 +07:00
|
|
|
#endif
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*
|
2006-12-13 21:34:43 +07:00
|
|
|
* cpu_arm922_set_pte_ext(ptep, pte, ext)
|
2005-04-17 05:20:36 +07:00
|
|
|
*
|
|
|
|
* Set a PTE and flush it out
|
|
|
|
*/
|
|
|
|
.align 5
|
2006-12-13 21:34:43 +07:00
|
|
|
ENTRY(cpu_arm922_set_pte_ext)
|
2006-06-28 20:10:01 +07:00
|
|
|
#ifdef CONFIG_MMU
|
2008-09-06 23:19:08 +07:00
|
|
|
armv3_set_pte_ext
|
2005-04-17 05:20:36 +07:00
|
|
|
mov r0, r0
|
|
|
|
mcr p15, 0, r0, c7, c10, 1 @ clean D entry
|
|
|
|
mcr p15, 0, r0, c7, c10, 4 @ drain WB
|
2006-06-28 20:10:01 +07:00
|
|
|
#endif /* CONFIG_MMU */
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
.type __arm922_setup, #function
|
|
|
|
__arm922_setup:
|
|
|
|
mov r0, #0
|
|
|
|
mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
|
|
|
|
mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
|
2006-06-28 20:10:01 +07:00
|
|
|
#ifdef CONFIG_MMU
|
2005-04-17 05:20:36 +07:00
|
|
|
mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
|
2006-06-28 20:10:01 +07:00
|
|
|
#endif
|
2006-06-29 21:09:57 +07:00
|
|
|
adr r5, arm922_crval
|
|
|
|
ldmia r5, {r5, r6}
|
2005-04-17 05:20:36 +07:00
|
|
|
mrc p15, 0, r0, c1, c0 @ get control register v4
|
|
|
|
bic r0, r0, r5
|
2006-06-29 21:09:57 +07:00
|
|
|
orr r0, r0, r6
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
.size __arm922_setup, . - __arm922_setup
|
|
|
|
|
|
|
|
/*
|
|
|
|
* R
|
|
|
|
* .RVI ZFRS BLDP WCAM
|
|
|
|
* ..11 0001 ..11 0101
|
|
|
|
*
|
|
|
|
*/
|
2006-06-29 21:09:57 +07:00
|
|
|
.type arm922_crval, #object
|
|
|
|
arm922_crval:
|
|
|
|
crval clear=0x00003f3f, mmuset=0x00003135, ucset=0x00001130
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
__INITDATA
|
2011-06-23 23:20:07 +07:00
|
|
|
@ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
|
|
|
|
define_processor_functions arm922, dabort=v4t_early_abort, pabort=legacy_pabort
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
.section ".rodata"
|
|
|
|
|
2011-06-23 23:20:07 +07:00
|
|
|
string cpu_arch_name, "armv4t"
|
|
|
|
string cpu_elf_name, "v4"
|
|
|
|
string cpu_arm922_name, "ARM922T"
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
.align
|
|
|
|
|
2019-11-05 01:31:45 +07:00
|
|
|
.section ".proc.info.init", "a"
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
.type __arm922_proc_info,#object
|
|
|
|
__arm922_proc_info:
|
|
|
|
.long 0x41009220
|
|
|
|
.long 0xff00fff0
|
|
|
|
.long PMD_TYPE_SECT | \
|
|
|
|
PMD_SECT_BUFFERABLE | \
|
|
|
|
PMD_SECT_CACHEABLE | \
|
|
|
|
PMD_BIT4 | \
|
|
|
|
PMD_SECT_AP_WRITE | \
|
|
|
|
PMD_SECT_AP_READ
|
2006-06-30 00:24:21 +07:00
|
|
|
.long PMD_TYPE_SECT | \
|
|
|
|
PMD_BIT4 | \
|
|
|
|
PMD_SECT_AP_WRITE | \
|
|
|
|
PMD_SECT_AP_READ
|
2015-03-18 13:29:32 +07:00
|
|
|
initfn __arm922_setup, __arm922_proc_info
|
2005-04-17 05:20:36 +07:00
|
|
|
.long cpu_arch_name
|
|
|
|
.long cpu_elf_name
|
|
|
|
.long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
|
|
|
|
.long cpu_arm922_name
|
|
|
|
.long arm922_processor_functions
|
|
|
|
.long v4wbi_tlb_fns
|
|
|
|
.long v4wb_user_fns
|
|
|
|
#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
|
|
|
|
.long arm922_cache_fns
|
|
|
|
#else
|
|
|
|
.long v4wt_cache_fns
|
|
|
|
#endif
|
|
|
|
.size __arm922_proc_info, . - __arm922_proc_info
|