2010-08-07 17:01:28 +07:00
|
|
|
/*
|
|
|
|
* Copyright © 2006-2010 Intel Corporation
|
|
|
|
* Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
* Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
|
|
* DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Authors:
|
|
|
|
* Eric Anholt <eric@anholt.net>
|
|
|
|
* Dave Airlie <airlied@linux.ie>
|
|
|
|
* Jesse Barnes <jesse.barnes@intel.com>
|
|
|
|
* Chris Wilson <chris@chris-wilson.co.uk>
|
|
|
|
*/
|
|
|
|
|
2012-03-19 03:00:11 +07:00
|
|
|
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
|
|
|
|
|
2015-04-17 02:43:45 +07:00
|
|
|
#include <linux/kernel.h>
|
2012-03-15 21:56:25 +07:00
|
|
|
#include <linux/moduleparam.h>
|
2015-06-26 16:02:10 +07:00
|
|
|
#include <linux/pwm.h>
|
2010-08-07 17:01:28 +07:00
|
|
|
#include "intel_drv.h"
|
|
|
|
|
2015-06-26 16:02:10 +07:00
|
|
|
#define CRC_PMIC_PWM_PERIOD_NS 21333
|
|
|
|
|
2010-08-07 17:01:28 +07:00
|
|
|
void
|
2013-09-03 01:13:39 +07:00
|
|
|
intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
|
2010-08-07 17:01:28 +07:00
|
|
|
struct drm_display_mode *adjusted_mode)
|
|
|
|
{
|
2013-09-03 01:13:39 +07:00
|
|
|
drm_mode_copy(adjusted_mode, fixed_mode);
|
2013-08-27 16:24:09 +07:00
|
|
|
|
|
|
|
drm_mode_set_crtcinfo(adjusted_mode, 0);
|
2010-08-07 17:01:28 +07:00
|
|
|
}
|
|
|
|
|
2014-04-30 03:30:48 +07:00
|
|
|
/**
|
|
|
|
* intel_find_panel_downclock - find the reduced downclock for LVDS in EDID
|
|
|
|
* @dev: drm device
|
|
|
|
* @fixed_mode : panel native mode
|
|
|
|
* @connector: LVDS/eDP connector
|
|
|
|
*
|
|
|
|
* Return downclock_avail
|
|
|
|
* Find the reduced downclock for LVDS/eDP in EDID.
|
|
|
|
*/
|
|
|
|
struct drm_display_mode *
|
|
|
|
intel_find_panel_downclock(struct drm_device *dev,
|
|
|
|
struct drm_display_mode *fixed_mode,
|
|
|
|
struct drm_connector *connector)
|
|
|
|
{
|
|
|
|
struct drm_display_mode *scan, *tmp_mode;
|
|
|
|
int temp_downclock;
|
|
|
|
|
|
|
|
temp_downclock = fixed_mode->clock;
|
|
|
|
tmp_mode = NULL;
|
|
|
|
|
|
|
|
list_for_each_entry(scan, &connector->probed_modes, head) {
|
|
|
|
/*
|
|
|
|
* If one mode has the same resolution with the fixed_panel
|
|
|
|
* mode while they have the different refresh rate, it means
|
|
|
|
* that the reduced downclock is found. In such
|
|
|
|
* case we can set the different FPx0/1 to dynamically select
|
|
|
|
* between low and high frequency.
|
|
|
|
*/
|
|
|
|
if (scan->hdisplay == fixed_mode->hdisplay &&
|
|
|
|
scan->hsync_start == fixed_mode->hsync_start &&
|
|
|
|
scan->hsync_end == fixed_mode->hsync_end &&
|
|
|
|
scan->htotal == fixed_mode->htotal &&
|
|
|
|
scan->vdisplay == fixed_mode->vdisplay &&
|
|
|
|
scan->vsync_start == fixed_mode->vsync_start &&
|
|
|
|
scan->vsync_end == fixed_mode->vsync_end &&
|
|
|
|
scan->vtotal == fixed_mode->vtotal) {
|
|
|
|
if (scan->clock < temp_downclock) {
|
|
|
|
/*
|
|
|
|
* The downclock is already found. But we
|
|
|
|
* expect to find the lower downclock.
|
|
|
|
*/
|
|
|
|
temp_downclock = scan->clock;
|
|
|
|
tmp_mode = scan;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (temp_downclock < fixed_mode->clock)
|
|
|
|
return drm_mode_duplicate(dev, tmp_mode);
|
|
|
|
else
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2010-08-07 17:01:28 +07:00
|
|
|
/* adjusted_mode has been preset to be the panel's fixed mode */
|
|
|
|
void
|
2013-04-26 02:55:02 +07:00
|
|
|
intel_pch_panel_fitting(struct intel_crtc *intel_crtc,
|
2015-01-15 19:55:21 +07:00
|
|
|
struct intel_crtc_state *pipe_config,
|
2013-04-26 02:55:02 +07:00
|
|
|
int fitting_mode)
|
2010-08-07 17:01:28 +07:00
|
|
|
{
|
2015-09-08 17:40:49 +07:00
|
|
|
const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
|
|
|
|
int x = 0, y = 0, width = 0, height = 0;
|
2010-08-07 17:01:28 +07:00
|
|
|
|
|
|
|
/* Native modes don't need fitting */
|
2015-09-25 20:38:56 +07:00
|
|
|
if (adjusted_mode->crtc_hdisplay == pipe_config->pipe_src_w &&
|
|
|
|
adjusted_mode->crtc_vdisplay == pipe_config->pipe_src_h)
|
2010-08-07 17:01:28 +07:00
|
|
|
goto done;
|
|
|
|
|
|
|
|
switch (fitting_mode) {
|
|
|
|
case DRM_MODE_SCALE_CENTER:
|
2013-09-04 22:25:28 +07:00
|
|
|
width = pipe_config->pipe_src_w;
|
|
|
|
height = pipe_config->pipe_src_h;
|
2015-09-25 20:38:56 +07:00
|
|
|
x = (adjusted_mode->crtc_hdisplay - width + 1)/2;
|
|
|
|
y = (adjusted_mode->crtc_vdisplay - height + 1)/2;
|
2010-08-07 17:01:28 +07:00
|
|
|
break;
|
|
|
|
|
|
|
|
case DRM_MODE_SCALE_ASPECT:
|
|
|
|
/* Scale but preserve the aspect ratio */
|
|
|
|
{
|
2015-09-25 20:38:56 +07:00
|
|
|
u32 scaled_width = adjusted_mode->crtc_hdisplay
|
2013-09-17 04:43:45 +07:00
|
|
|
* pipe_config->pipe_src_h;
|
|
|
|
u32 scaled_height = pipe_config->pipe_src_w
|
2015-09-25 20:38:56 +07:00
|
|
|
* adjusted_mode->crtc_vdisplay;
|
2010-08-07 17:01:28 +07:00
|
|
|
if (scaled_width > scaled_height) { /* pillar */
|
2013-09-04 22:25:28 +07:00
|
|
|
width = scaled_height / pipe_config->pipe_src_h;
|
drm/i915/pch: Fix integer math bugs in panel fitting
Consider a 1600x900 panel, upscaling a 1360x768 mode, full-aspect. The
old math would give you:
scaled_width = 1600 * 768; /* 1228800 */
scaled_height = 1360 * 900; /* 1224000 */
if (scaled_width > scaled_height) { /* pillarbox, and true */
width = 1224000 / 768; /* int(1593.75) = 1593 */
x = (1600 - 1593 + 1) / 2; /* 4 */
y = 0;
height = 768;
} /* ... */
This is broken. The total width of scanout would then be 1593 + 4 + 4,
or 1601, which is wider than the panel itself. The hardware very
dutifully implements this, and you end up with a black 45° diagonal from
the top-left corner to the bottom edge of the screen. It's a cool
effect and all, but not what you wanted. Similar things happen for the
letterbox case.
The problem is that you have an integer number of pixels, which means
it's usually impossible to upscale equally on both axes. 1360/768 is
1.7708, 1600/900 is 1.7777. Since we're constrained on the one axis,
the other one wants to come out as an even number of pixels (the panel
is almost certainly even on both axes, and the x/y offsets will be
applied on both sides). In the math above, if 'width' comes out even,
rounding down is correct; if it's odd, you'd rather round up. So just
increment width/height in those cases.
Tested on a Lenovo T500 (Ironlake).
Signed-off-by: Adam Jackson <ajax@redhat.com>
Tested-By: Daniel Manrique <daniel.manrique@canonical.com>
Bugzilla: https://bugs.freedesktop.org/show_bug.cgi?id=38851
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Cc: stable@kernel.org
Signed-off-by: Keith Packard <keithp@keithp.com>
2011-07-14 03:32:32 +07:00
|
|
|
if (width & 1)
|
2011-08-17 02:34:10 +07:00
|
|
|
width++;
|
2015-09-25 20:38:56 +07:00
|
|
|
x = (adjusted_mode->crtc_hdisplay - width + 1) / 2;
|
2010-08-07 17:01:28 +07:00
|
|
|
y = 0;
|
2015-09-25 20:38:56 +07:00
|
|
|
height = adjusted_mode->crtc_vdisplay;
|
2010-08-07 17:01:28 +07:00
|
|
|
} else if (scaled_width < scaled_height) { /* letter */
|
2013-09-04 22:25:28 +07:00
|
|
|
height = scaled_width / pipe_config->pipe_src_w;
|
drm/i915/pch: Fix integer math bugs in panel fitting
Consider a 1600x900 panel, upscaling a 1360x768 mode, full-aspect. The
old math would give you:
scaled_width = 1600 * 768; /* 1228800 */
scaled_height = 1360 * 900; /* 1224000 */
if (scaled_width > scaled_height) { /* pillarbox, and true */
width = 1224000 / 768; /* int(1593.75) = 1593 */
x = (1600 - 1593 + 1) / 2; /* 4 */
y = 0;
height = 768;
} /* ... */
This is broken. The total width of scanout would then be 1593 + 4 + 4,
or 1601, which is wider than the panel itself. The hardware very
dutifully implements this, and you end up with a black 45° diagonal from
the top-left corner to the bottom edge of the screen. It's a cool
effect and all, but not what you wanted. Similar things happen for the
letterbox case.
The problem is that you have an integer number of pixels, which means
it's usually impossible to upscale equally on both axes. 1360/768 is
1.7708, 1600/900 is 1.7777. Since we're constrained on the one axis,
the other one wants to come out as an even number of pixels (the panel
is almost certainly even on both axes, and the x/y offsets will be
applied on both sides). In the math above, if 'width' comes out even,
rounding down is correct; if it's odd, you'd rather round up. So just
increment width/height in those cases.
Tested on a Lenovo T500 (Ironlake).
Signed-off-by: Adam Jackson <ajax@redhat.com>
Tested-By: Daniel Manrique <daniel.manrique@canonical.com>
Bugzilla: https://bugs.freedesktop.org/show_bug.cgi?id=38851
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Cc: stable@kernel.org
Signed-off-by: Keith Packard <keithp@keithp.com>
2011-07-14 03:32:32 +07:00
|
|
|
if (height & 1)
|
|
|
|
height++;
|
2015-09-25 20:38:56 +07:00
|
|
|
y = (adjusted_mode->crtc_vdisplay - height + 1) / 2;
|
2010-08-07 17:01:28 +07:00
|
|
|
x = 0;
|
2015-09-25 20:38:56 +07:00
|
|
|
width = adjusted_mode->crtc_hdisplay;
|
2010-08-07 17:01:28 +07:00
|
|
|
} else {
|
|
|
|
x = y = 0;
|
2015-09-25 20:38:56 +07:00
|
|
|
width = adjusted_mode->crtc_hdisplay;
|
|
|
|
height = adjusted_mode->crtc_vdisplay;
|
2010-08-07 17:01:28 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case DRM_MODE_SCALE_FULLSCREEN:
|
|
|
|
x = y = 0;
|
2015-09-25 20:38:56 +07:00
|
|
|
width = adjusted_mode->crtc_hdisplay;
|
|
|
|
height = adjusted_mode->crtc_vdisplay;
|
2010-08-07 17:01:28 +07:00
|
|
|
break;
|
2013-04-26 02:55:03 +07:00
|
|
|
|
|
|
|
default:
|
|
|
|
WARN(1, "bad panel fit mode: %d\n", fitting_mode);
|
|
|
|
return;
|
2010-08-07 17:01:28 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
done:
|
2013-04-26 02:55:02 +07:00
|
|
|
pipe_config->pch_pfit.pos = (x << 16) | y;
|
|
|
|
pipe_config->pch_pfit.size = (width << 16) | height;
|
2013-08-27 23:04:17 +07:00
|
|
|
pipe_config->pch_pfit.enabled = pipe_config->pch_pfit.size != 0;
|
2010-08-07 17:01:28 +07:00
|
|
|
}
|
2010-08-22 19:18:16 +07:00
|
|
|
|
2013-04-26 02:55:01 +07:00
|
|
|
static void
|
2015-09-25 20:37:43 +07:00
|
|
|
centre_horizontally(struct drm_display_mode *adjusted_mode,
|
2013-04-26 02:55:01 +07:00
|
|
|
int width)
|
|
|
|
{
|
|
|
|
u32 border, sync_pos, blank_width, sync_width;
|
|
|
|
|
|
|
|
/* keep the hsync and hblank widths constant */
|
2015-09-25 20:37:43 +07:00
|
|
|
sync_width = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
|
|
|
|
blank_width = adjusted_mode->crtc_hblank_end - adjusted_mode->crtc_hblank_start;
|
2013-04-26 02:55:01 +07:00
|
|
|
sync_pos = (blank_width - sync_width + 1) / 2;
|
|
|
|
|
2015-09-25 20:38:56 +07:00
|
|
|
border = (adjusted_mode->crtc_hdisplay - width + 1) / 2;
|
2013-04-26 02:55:01 +07:00
|
|
|
border += border & 1; /* make the border even */
|
|
|
|
|
2015-09-25 20:37:43 +07:00
|
|
|
adjusted_mode->crtc_hdisplay = width;
|
|
|
|
adjusted_mode->crtc_hblank_start = width + border;
|
|
|
|
adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_hblank_start + blank_width;
|
2013-04-26 02:55:01 +07:00
|
|
|
|
2015-09-25 20:37:43 +07:00
|
|
|
adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hblank_start + sync_pos;
|
|
|
|
adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + sync_width;
|
2013-04-26 02:55:01 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2015-09-25 20:37:43 +07:00
|
|
|
centre_vertically(struct drm_display_mode *adjusted_mode,
|
2013-04-26 02:55:01 +07:00
|
|
|
int height)
|
|
|
|
{
|
|
|
|
u32 border, sync_pos, blank_width, sync_width;
|
|
|
|
|
|
|
|
/* keep the vsync and vblank widths constant */
|
2015-09-25 20:37:43 +07:00
|
|
|
sync_width = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
|
|
|
|
blank_width = adjusted_mode->crtc_vblank_end - adjusted_mode->crtc_vblank_start;
|
2013-04-26 02:55:01 +07:00
|
|
|
sync_pos = (blank_width - sync_width + 1) / 2;
|
|
|
|
|
2015-09-25 20:38:56 +07:00
|
|
|
border = (adjusted_mode->crtc_vdisplay - height + 1) / 2;
|
2013-04-26 02:55:01 +07:00
|
|
|
|
2015-09-25 20:37:43 +07:00
|
|
|
adjusted_mode->crtc_vdisplay = height;
|
|
|
|
adjusted_mode->crtc_vblank_start = height + border;
|
|
|
|
adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vblank_start + blank_width;
|
2013-04-26 02:55:01 +07:00
|
|
|
|
2015-09-25 20:37:43 +07:00
|
|
|
adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vblank_start + sync_pos;
|
|
|
|
adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + sync_width;
|
2013-04-26 02:55:01 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline u32 panel_fitter_scaling(u32 source, u32 target)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Floating point operation is not supported. So the FACTOR
|
|
|
|
* is defined, which can avoid the floating point computation
|
|
|
|
* when calculating the panel ratio.
|
|
|
|
*/
|
|
|
|
#define ACCURACY 12
|
|
|
|
#define FACTOR (1 << ACCURACY)
|
|
|
|
u32 ratio = source * FACTOR / target;
|
|
|
|
return (FACTOR * ratio + FACTOR/2) / FACTOR;
|
|
|
|
}
|
|
|
|
|
2015-01-15 19:55:21 +07:00
|
|
|
static void i965_scale_aspect(struct intel_crtc_state *pipe_config,
|
2013-09-17 04:43:45 +07:00
|
|
|
u32 *pfit_control)
|
|
|
|
{
|
2015-09-08 17:40:49 +07:00
|
|
|
const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
|
2015-09-25 20:38:56 +07:00
|
|
|
u32 scaled_width = adjusted_mode->crtc_hdisplay *
|
2013-09-17 04:43:45 +07:00
|
|
|
pipe_config->pipe_src_h;
|
|
|
|
u32 scaled_height = pipe_config->pipe_src_w *
|
2015-09-25 20:38:56 +07:00
|
|
|
adjusted_mode->crtc_vdisplay;
|
2013-09-17 04:43:45 +07:00
|
|
|
|
|
|
|
/* 965+ is easy, it does everything in hw */
|
|
|
|
if (scaled_width > scaled_height)
|
|
|
|
*pfit_control |= PFIT_ENABLE |
|
|
|
|
PFIT_SCALING_PILLAR;
|
|
|
|
else if (scaled_width < scaled_height)
|
|
|
|
*pfit_control |= PFIT_ENABLE |
|
|
|
|
PFIT_SCALING_LETTER;
|
2015-09-25 20:38:56 +07:00
|
|
|
else if (adjusted_mode->crtc_hdisplay != pipe_config->pipe_src_w)
|
2013-09-17 04:43:45 +07:00
|
|
|
*pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO;
|
|
|
|
}
|
|
|
|
|
2015-01-15 19:55:21 +07:00
|
|
|
static void i9xx_scale_aspect(struct intel_crtc_state *pipe_config,
|
2013-09-17 04:43:45 +07:00
|
|
|
u32 *pfit_control, u32 *pfit_pgm_ratios,
|
|
|
|
u32 *border)
|
|
|
|
{
|
2015-01-15 19:55:22 +07:00
|
|
|
struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
|
2015-09-25 20:38:56 +07:00
|
|
|
u32 scaled_width = adjusted_mode->crtc_hdisplay *
|
2013-09-17 04:43:45 +07:00
|
|
|
pipe_config->pipe_src_h;
|
|
|
|
u32 scaled_height = pipe_config->pipe_src_w *
|
2015-09-25 20:38:56 +07:00
|
|
|
adjusted_mode->crtc_vdisplay;
|
2013-09-17 04:43:45 +07:00
|
|
|
u32 bits;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* For earlier chips we have to calculate the scaling
|
|
|
|
* ratio by hand and program it into the
|
|
|
|
* PFIT_PGM_RATIO register
|
|
|
|
*/
|
|
|
|
if (scaled_width > scaled_height) { /* pillar */
|
|
|
|
centre_horizontally(adjusted_mode,
|
|
|
|
scaled_height /
|
|
|
|
pipe_config->pipe_src_h);
|
|
|
|
|
|
|
|
*border = LVDS_BORDER_ENABLE;
|
2015-09-25 20:38:56 +07:00
|
|
|
if (pipe_config->pipe_src_h != adjusted_mode->crtc_vdisplay) {
|
2013-09-17 04:43:45 +07:00
|
|
|
bits = panel_fitter_scaling(pipe_config->pipe_src_h,
|
2015-09-25 20:38:56 +07:00
|
|
|
adjusted_mode->crtc_vdisplay);
|
2013-09-17 04:43:45 +07:00
|
|
|
|
|
|
|
*pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
|
|
|
|
bits << PFIT_VERT_SCALE_SHIFT);
|
|
|
|
*pfit_control |= (PFIT_ENABLE |
|
|
|
|
VERT_INTERP_BILINEAR |
|
|
|
|
HORIZ_INTERP_BILINEAR);
|
|
|
|
}
|
|
|
|
} else if (scaled_width < scaled_height) { /* letter */
|
|
|
|
centre_vertically(adjusted_mode,
|
|
|
|
scaled_width /
|
|
|
|
pipe_config->pipe_src_w);
|
|
|
|
|
|
|
|
*border = LVDS_BORDER_ENABLE;
|
2015-09-25 20:38:56 +07:00
|
|
|
if (pipe_config->pipe_src_w != adjusted_mode->crtc_hdisplay) {
|
2013-09-17 04:43:45 +07:00
|
|
|
bits = panel_fitter_scaling(pipe_config->pipe_src_w,
|
2015-09-25 20:38:56 +07:00
|
|
|
adjusted_mode->crtc_hdisplay);
|
2013-09-17 04:43:45 +07:00
|
|
|
|
|
|
|
*pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
|
|
|
|
bits << PFIT_VERT_SCALE_SHIFT);
|
|
|
|
*pfit_control |= (PFIT_ENABLE |
|
|
|
|
VERT_INTERP_BILINEAR |
|
|
|
|
HORIZ_INTERP_BILINEAR);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* Aspects match, Let hw scale both directions */
|
|
|
|
*pfit_control |= (PFIT_ENABLE |
|
|
|
|
VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
|
|
|
|
VERT_INTERP_BILINEAR |
|
|
|
|
HORIZ_INTERP_BILINEAR);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-04-26 02:55:01 +07:00
|
|
|
void intel_gmch_panel_fitting(struct intel_crtc *intel_crtc,
|
2015-01-15 19:55:21 +07:00
|
|
|
struct intel_crtc_state *pipe_config,
|
2013-04-26 02:55:01 +07:00
|
|
|
int fitting_mode)
|
|
|
|
{
|
|
|
|
struct drm_device *dev = intel_crtc->base.dev;
|
|
|
|
u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
|
2015-09-08 17:40:49 +07:00
|
|
|
struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
|
2013-04-26 02:55:01 +07:00
|
|
|
|
|
|
|
/* Native modes don't need fitting */
|
2015-09-25 20:38:56 +07:00
|
|
|
if (adjusted_mode->crtc_hdisplay == pipe_config->pipe_src_w &&
|
|
|
|
adjusted_mode->crtc_vdisplay == pipe_config->pipe_src_h)
|
2013-04-26 02:55:01 +07:00
|
|
|
goto out;
|
|
|
|
|
|
|
|
switch (fitting_mode) {
|
|
|
|
case DRM_MODE_SCALE_CENTER:
|
|
|
|
/*
|
|
|
|
* For centered modes, we have to calculate border widths &
|
|
|
|
* heights and modify the values programmed into the CRTC.
|
|
|
|
*/
|
2013-09-04 22:25:28 +07:00
|
|
|
centre_horizontally(adjusted_mode, pipe_config->pipe_src_w);
|
|
|
|
centre_vertically(adjusted_mode, pipe_config->pipe_src_h);
|
2013-04-26 02:55:01 +07:00
|
|
|
border = LVDS_BORDER_ENABLE;
|
|
|
|
break;
|
|
|
|
case DRM_MODE_SCALE_ASPECT:
|
|
|
|
/* Scale but preserve the aspect ratio */
|
2013-09-17 04:43:45 +07:00
|
|
|
if (INTEL_INFO(dev)->gen >= 4)
|
|
|
|
i965_scale_aspect(pipe_config, &pfit_control);
|
|
|
|
else
|
|
|
|
i9xx_scale_aspect(pipe_config, &pfit_control,
|
|
|
|
&pfit_pgm_ratios, &border);
|
2013-04-26 02:55:01 +07:00
|
|
|
break;
|
|
|
|
case DRM_MODE_SCALE_FULLSCREEN:
|
|
|
|
/*
|
|
|
|
* Full scaling, even if it changes the aspect ratio.
|
|
|
|
* Fortunately this is all done for us in hw.
|
|
|
|
*/
|
2015-09-25 20:38:56 +07:00
|
|
|
if (pipe_config->pipe_src_h != adjusted_mode->crtc_vdisplay ||
|
|
|
|
pipe_config->pipe_src_w != adjusted_mode->crtc_hdisplay) {
|
2013-04-26 02:55:01 +07:00
|
|
|
pfit_control |= PFIT_ENABLE;
|
|
|
|
if (INTEL_INFO(dev)->gen >= 4)
|
|
|
|
pfit_control |= PFIT_SCALING_AUTO;
|
|
|
|
else
|
|
|
|
pfit_control |= (VERT_AUTO_SCALE |
|
|
|
|
VERT_INTERP_BILINEAR |
|
|
|
|
HORIZ_AUTO_SCALE |
|
|
|
|
HORIZ_INTERP_BILINEAR);
|
|
|
|
}
|
|
|
|
break;
|
2013-04-26 02:55:03 +07:00
|
|
|
default:
|
|
|
|
WARN(1, "bad panel fit mode: %d\n", fitting_mode);
|
|
|
|
return;
|
2013-04-26 02:55:01 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/* 965+ wants fuzzy fitting */
|
|
|
|
/* FIXME: handle multiple panels by failing gracefully */
|
|
|
|
if (INTEL_INFO(dev)->gen >= 4)
|
|
|
|
pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
|
|
|
|
PFIT_FILTER_FUZZY);
|
|
|
|
|
|
|
|
out:
|
|
|
|
if ((pfit_control & PFIT_ENABLE) == 0) {
|
|
|
|
pfit_control = 0;
|
|
|
|
pfit_pgm_ratios = 0;
|
|
|
|
}
|
|
|
|
|
2014-07-10 03:35:53 +07:00
|
|
|
/* Make sure pre-965 set dither correctly for 18bpp panels. */
|
|
|
|
if (INTEL_INFO(dev)->gen < 4 && pipe_config->pipe_bpp == 18)
|
|
|
|
pfit_control |= PANEL_8TO6_DITHER_ENABLE;
|
|
|
|
|
2013-04-26 03:52:17 +07:00
|
|
|
pipe_config->gmch_pfit.control = pfit_control;
|
|
|
|
pipe_config->gmch_pfit.pgm_ratios = pfit_pgm_ratios;
|
2013-04-26 03:52:16 +07:00
|
|
|
pipe_config->gmch_pfit.lvds_border_bits = border;
|
2013-04-26 02:55:01 +07:00
|
|
|
}
|
|
|
|
|
2014-04-30 03:30:48 +07:00
|
|
|
enum drm_connector_status
|
|
|
|
intel_panel_detect(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
|
|
|
|
/* Assume that the BIOS does not lie through the OpRegion... */
|
|
|
|
if (!i915.panel_ignore_lid && dev_priv->opregion.lid_state) {
|
2015-10-13 04:12:57 +07:00
|
|
|
return *dev_priv->opregion.lid_state & 0x1 ?
|
2014-04-30 03:30:48 +07:00
|
|
|
connector_status_connected :
|
|
|
|
connector_status_disconnected;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (i915.panel_ignore_lid) {
|
|
|
|
case -2:
|
|
|
|
return connector_status_connected;
|
|
|
|
case -1:
|
|
|
|
return connector_status_disconnected;
|
|
|
|
default:
|
|
|
|
return connector_status_unknown;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-06-24 22:27:40 +07:00
|
|
|
/**
|
|
|
|
* scale - scale values from one range to another
|
|
|
|
*
|
|
|
|
* @source_val: value in range [@source_min..@source_max]
|
|
|
|
*
|
|
|
|
* Return @source_val in range [@source_min..@source_max] scaled to range
|
|
|
|
* [@target_min..@target_max].
|
|
|
|
*/
|
|
|
|
static uint32_t scale(uint32_t source_val,
|
|
|
|
uint32_t source_min, uint32_t source_max,
|
|
|
|
uint32_t target_min, uint32_t target_max)
|
|
|
|
{
|
|
|
|
uint64_t target_val;
|
|
|
|
|
|
|
|
WARN_ON(source_min > source_max);
|
|
|
|
WARN_ON(target_min > target_max);
|
|
|
|
|
|
|
|
/* defensive */
|
|
|
|
source_val = clamp(source_val, source_min, source_max);
|
|
|
|
|
|
|
|
/* avoid overflows */
|
2014-09-30 05:49:32 +07:00
|
|
|
target_val = DIV_ROUND_CLOSEST_ULL((uint64_t)(source_val - source_min) *
|
|
|
|
(target_max - target_min), source_max - source_min);
|
2014-06-24 22:27:40 +07:00
|
|
|
target_val += target_min;
|
|
|
|
|
|
|
|
return target_val;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Scale user_level in range [0..user_max] to [hw_min..hw_max]. */
|
|
|
|
static inline u32 scale_user_to_hw(struct intel_connector *connector,
|
|
|
|
u32 user_level, u32 user_max)
|
|
|
|
{
|
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
|
|
|
|
return scale(user_level, 0, user_max,
|
|
|
|
panel->backlight.min, panel->backlight.max);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Scale user_level in range [0..user_max] to [0..hw_max], clamping the result
|
|
|
|
* to [hw_min..hw_max]. */
|
|
|
|
static inline u32 clamp_user_to_hw(struct intel_connector *connector,
|
|
|
|
u32 user_level, u32 user_max)
|
|
|
|
{
|
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
u32 hw_level;
|
|
|
|
|
|
|
|
hw_level = scale(user_level, 0, user_max, 0, panel->backlight.max);
|
|
|
|
hw_level = clamp(hw_level, panel->backlight.min, panel->backlight.max);
|
|
|
|
|
|
|
|
return hw_level;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Scale hw_level in range [hw_min..hw_max] to [0..user_max]. */
|
|
|
|
static inline u32 scale_hw_to_user(struct intel_connector *connector,
|
|
|
|
u32 hw_level, u32 user_max)
|
|
|
|
{
|
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
|
|
|
|
return scale(hw_level, panel->backlight.min, panel->backlight.max,
|
|
|
|
0, user_max);
|
|
|
|
}
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
static u32 intel_panel_compute_brightness(struct intel_connector *connector,
|
|
|
|
u32 val)
|
2012-03-15 21:56:25 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:49:00 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
|
|
|
|
WARN_ON(panel->backlight.max == 0);
|
2012-03-15 21:56:26 +07:00
|
|
|
|
2014-01-21 16:24:25 +07:00
|
|
|
if (i915.invert_brightness < 0)
|
2012-03-15 21:56:26 +07:00
|
|
|
return val;
|
|
|
|
|
2014-01-21 16:24:25 +07:00
|
|
|
if (i915.invert_brightness > 0 ||
|
2013-04-12 19:18:36 +07:00
|
|
|
dev_priv->quirks & QUIRK_INVERT_BRIGHTNESS) {
|
2013-11-08 21:49:00 +07:00
|
|
|
return panel->backlight.max - val;
|
2013-04-12 19:18:36 +07:00
|
|
|
}
|
2012-03-15 21:56:25 +07:00
|
|
|
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2015-09-04 20:55:13 +07:00
|
|
|
static u32 lpt_get_backlight(struct intel_connector *connector)
|
2010-11-23 16:45:50 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2010-11-23 16:45:50 +07:00
|
|
|
|
2013-11-14 21:17:41 +07:00
|
|
|
return I915_READ(BLC_PWM_PCH_CTL2) & BACKLIGHT_DUTY_CYCLE_MASK;
|
|
|
|
}
|
2013-10-31 23:55:50 +07:00
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
static u32 pch_get_backlight(struct intel_connector *connector)
|
2010-08-22 19:18:16 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-04-12 19:18:37 +07:00
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
return I915_READ(BLC_PWM_CPU_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
|
|
|
|
}
|
2010-08-22 19:18:16 +07:00
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
static u32 i9xx_get_backlight(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:49:02 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2013-11-08 21:48:56 +07:00
|
|
|
u32 val;
|
2013-10-31 23:55:50 +07:00
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
val = I915_READ(BLC_PWM_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
|
2015-12-18 15:51:35 +07:00
|
|
|
if (INTEL_INFO(dev_priv)->gen < 4)
|
2013-11-08 21:48:56 +07:00
|
|
|
val >>= 1;
|
2011-03-10 20:02:12 +07:00
|
|
|
|
2013-11-08 21:49:02 +07:00
|
|
|
if (panel->backlight.combination_mode) {
|
2013-11-08 21:48:56 +07:00
|
|
|
u8 lbpc;
|
2011-03-10 20:02:12 +07:00
|
|
|
|
2016-04-15 16:03:39 +07:00
|
|
|
pci_read_config_byte(dev_priv->dev->pdev, LBPC, &lbpc);
|
2013-11-08 21:48:56 +07:00
|
|
|
val *= lbpc;
|
2010-08-22 19:18:16 +07:00
|
|
|
}
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2015-12-18 15:51:35 +07:00
|
|
|
static u32 _vlv_get_backlight(struct drm_i915_private *dev_priv, enum pipe pipe)
|
2013-11-08 21:48:56 +07:00
|
|
|
{
|
2014-11-07 16:15:59 +07:00
|
|
|
if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
|
|
|
|
return 0;
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
return I915_READ(VLV_BLC_PWM_CTL(pipe)) & BACKLIGHT_DUTY_CYCLE_MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static u32 vlv_get_backlight(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:56 +07:00
|
|
|
enum pipe pipe = intel_get_pipe_from_connector(connector);
|
|
|
|
|
2015-12-18 15:51:35 +07:00
|
|
|
return _vlv_get_backlight(dev_priv, pipe);
|
2013-11-08 21:48:56 +07:00
|
|
|
}
|
|
|
|
|
2015-05-05 16:21:56 +07:00
|
|
|
static u32 bxt_get_backlight(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2015-10-01 00:04:57 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2015-05-05 16:21:56 +07:00
|
|
|
|
2015-10-01 00:04:57 +07:00
|
|
|
return I915_READ(BXT_BLC_PWM_DUTY(panel->backlight.controller));
|
2015-05-05 16:21:56 +07:00
|
|
|
}
|
|
|
|
|
2015-06-26 16:02:10 +07:00
|
|
|
static u32 pwm_get_backlight(struct intel_connector *connector)
|
|
|
|
{
|
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
int duty_ns;
|
|
|
|
|
|
|
|
duty_ns = pwm_get_duty_cycle(panel->backlight.pwm);
|
|
|
|
return DIV_ROUND_UP(duty_ns * 100, CRC_PMIC_PWM_PERIOD_NS);
|
|
|
|
}
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
static u32 intel_panel_get_backlight(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2014-11-07 20:18:45 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
u32 val = 0;
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2014-09-15 19:35:09 +07:00
|
|
|
mutex_lock(&dev_priv->backlight_lock);
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2014-11-07 20:18:45 +07:00
|
|
|
if (panel->backlight.enabled) {
|
2015-09-14 18:03:48 +07:00
|
|
|
val = panel->backlight.get(connector);
|
2014-11-07 20:18:45 +07:00
|
|
|
val = intel_panel_compute_brightness(connector, val);
|
|
|
|
}
|
2013-04-12 19:18:37 +07:00
|
|
|
|
2014-09-15 19:35:09 +07:00
|
|
|
mutex_unlock(&dev_priv->backlight_lock);
|
2013-04-12 19:18:37 +07:00
|
|
|
|
2010-08-22 19:18:16 +07:00
|
|
|
DRM_DEBUG_DRIVER("get backlight PWM = %d\n", val);
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2015-09-04 20:55:13 +07:00
|
|
|
static void lpt_set_backlight(struct intel_connector *connector, u32 level)
|
2013-11-11 16:12:57 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-11 16:12:57 +07:00
|
|
|
u32 val = I915_READ(BLC_PWM_PCH_CTL2) & ~BACKLIGHT_DUTY_CYCLE_MASK;
|
|
|
|
I915_WRITE(BLC_PWM_PCH_CTL2, val | level);
|
|
|
|
}
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
static void pch_set_backlight(struct intel_connector *connector, u32 level)
|
2010-08-22 19:18:16 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:56 +07:00
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
tmp = I915_READ(BLC_PWM_CPU_CTL) & ~BACKLIGHT_DUTY_CYCLE_MASK;
|
|
|
|
I915_WRITE(BLC_PWM_CPU_CTL, tmp | level);
|
2010-08-22 19:18:16 +07:00
|
|
|
}
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
static void i9xx_set_backlight(struct intel_connector *connector, u32 level)
|
2010-08-22 19:18:16 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:49:00 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2013-11-08 21:48:57 +07:00
|
|
|
u32 tmp, mask;
|
2011-03-10 20:02:12 +07:00
|
|
|
|
2013-11-08 21:49:00 +07:00
|
|
|
WARN_ON(panel->backlight.max == 0);
|
|
|
|
|
2013-11-08 21:49:02 +07:00
|
|
|
if (panel->backlight.combination_mode) {
|
2011-03-10 20:02:12 +07:00
|
|
|
u8 lbpc;
|
|
|
|
|
2013-11-08 21:49:00 +07:00
|
|
|
lbpc = level * 0xfe / panel->backlight.max + 1;
|
2011-03-10 20:02:12 +07:00
|
|
|
level /= lbpc;
|
2016-04-15 16:03:39 +07:00
|
|
|
pci_write_config_byte(dev_priv->dev->pdev, LBPC, lbpc);
|
2011-03-10 20:02:12 +07:00
|
|
|
}
|
|
|
|
|
2015-12-18 15:51:35 +07:00
|
|
|
if (IS_GEN4(dev_priv)) {
|
2013-11-08 21:48:57 +07:00
|
|
|
mask = BACKLIGHT_DUTY_CYCLE_MASK;
|
|
|
|
} else {
|
2010-08-22 19:18:16 +07:00
|
|
|
level <<= 1;
|
2013-11-08 21:48:57 +07:00
|
|
|
mask = BACKLIGHT_DUTY_CYCLE_MASK_PNV;
|
|
|
|
}
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2013-11-08 21:48:57 +07:00
|
|
|
tmp = I915_READ(BLC_PWM_CTL) & ~mask;
|
2013-11-08 21:48:56 +07:00
|
|
|
I915_WRITE(BLC_PWM_CTL, tmp | level);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void vlv_set_backlight(struct intel_connector *connector, u32 level)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:56 +07:00
|
|
|
enum pipe pipe = intel_get_pipe_from_connector(connector);
|
|
|
|
u32 tmp;
|
|
|
|
|
2014-11-07 16:15:59 +07:00
|
|
|
if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
|
|
|
|
return;
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
tmp = I915_READ(VLV_BLC_PWM_CTL(pipe)) & ~BACKLIGHT_DUTY_CYCLE_MASK;
|
|
|
|
I915_WRITE(VLV_BLC_PWM_CTL(pipe), tmp | level);
|
|
|
|
}
|
|
|
|
|
2015-05-05 16:21:56 +07:00
|
|
|
static void bxt_set_backlight(struct intel_connector *connector, u32 level)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2015-10-01 00:04:57 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2015-05-05 16:21:56 +07:00
|
|
|
|
2015-10-01 00:04:57 +07:00
|
|
|
I915_WRITE(BXT_BLC_PWM_DUTY(panel->backlight.controller), level);
|
2015-05-05 16:21:56 +07:00
|
|
|
}
|
|
|
|
|
2015-06-26 16:02:10 +07:00
|
|
|
static void pwm_set_backlight(struct intel_connector *connector, u32 level)
|
|
|
|
{
|
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
int duty_ns = DIV_ROUND_UP(level * CRC_PMIC_PWM_PERIOD_NS, 100);
|
|
|
|
|
|
|
|
pwm_config(panel->backlight.pwm, duty_ns, CRC_PMIC_PWM_PERIOD_NS);
|
|
|
|
}
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
static void
|
|
|
|
intel_panel_actually_set_backlight(struct intel_connector *connector, u32 level)
|
|
|
|
{
|
2015-09-14 18:03:48 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2013-11-08 21:48:56 +07:00
|
|
|
|
|
|
|
DRM_DEBUG_DRIVER("set backlight PWM = %d\n", level);
|
|
|
|
|
|
|
|
level = intel_panel_compute_brightness(connector, level);
|
2015-09-14 18:03:48 +07:00
|
|
|
panel->backlight.set(connector, level);
|
2010-08-22 19:18:16 +07:00
|
|
|
}
|
2011-01-12 00:06:04 +07:00
|
|
|
|
2014-06-24 22:27:40 +07:00
|
|
|
/* set backlight brightness to level in range [0..max], scaling wrt hw min */
|
|
|
|
static void intel_panel_set_backlight(struct intel_connector *connector,
|
|
|
|
u32 user_level, u32 user_max)
|
2011-01-12 00:06:04 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:54 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2014-06-24 22:27:40 +07:00
|
|
|
u32 hw_level;
|
2013-04-12 19:18:37 +07:00
|
|
|
|
2014-11-07 20:20:23 +07:00
|
|
|
if (!panel->backlight.present)
|
2013-10-31 23:55:49 +07:00
|
|
|
return;
|
|
|
|
|
2014-09-15 19:35:09 +07:00
|
|
|
mutex_lock(&dev_priv->backlight_lock);
|
2013-04-12 19:18:36 +07:00
|
|
|
|
2013-11-08 21:49:00 +07:00
|
|
|
WARN_ON(panel->backlight.max == 0);
|
2013-04-12 19:18:36 +07:00
|
|
|
|
2014-06-24 22:27:40 +07:00
|
|
|
hw_level = scale_user_to_hw(connector, user_level, user_max);
|
|
|
|
panel->backlight.level = hw_level;
|
|
|
|
|
|
|
|
if (panel->backlight.enabled)
|
|
|
|
intel_panel_actually_set_backlight(connector, hw_level);
|
|
|
|
|
2014-09-15 19:35:09 +07:00
|
|
|
mutex_unlock(&dev_priv->backlight_lock);
|
2014-06-24 22:27:40 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/* set backlight brightness to level in range [0..max], assuming hw min is
|
|
|
|
* respected.
|
|
|
|
*/
|
|
|
|
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
|
|
|
|
u32 user_level, u32 user_max)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2014-06-24 22:27:40 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
enum pipe pipe = intel_get_pipe_from_connector(connector);
|
|
|
|
u32 hw_level;
|
|
|
|
|
2014-11-07 20:20:23 +07:00
|
|
|
/*
|
|
|
|
* INVALID_PIPE may occur during driver init because
|
|
|
|
* connection_mutex isn't held across the entire backlight
|
|
|
|
* setup + modeset readout, and the BIOS can issue the
|
|
|
|
* requests at any time.
|
|
|
|
*/
|
2014-06-24 22:27:40 +07:00
|
|
|
if (!panel->backlight.present || pipe == INVALID_PIPE)
|
|
|
|
return;
|
|
|
|
|
2014-09-15 19:35:09 +07:00
|
|
|
mutex_lock(&dev_priv->backlight_lock);
|
2014-06-24 22:27:40 +07:00
|
|
|
|
|
|
|
WARN_ON(panel->backlight.max == 0);
|
|
|
|
|
|
|
|
hw_level = clamp_user_to_hw(connector, user_level, user_max);
|
|
|
|
panel->backlight.level = hw_level;
|
2011-01-12 00:06:04 +07:00
|
|
|
|
2013-11-08 21:48:54 +07:00
|
|
|
if (panel->backlight.device)
|
2014-06-24 22:27:40 +07:00
|
|
|
panel->backlight.device->props.brightness =
|
|
|
|
scale_hw_to_user(connector,
|
|
|
|
panel->backlight.level,
|
|
|
|
panel->backlight.device->props.max_brightness);
|
2013-03-12 16:44:15 +07:00
|
|
|
|
2013-11-08 21:48:54 +07:00
|
|
|
if (panel->backlight.enabled)
|
2014-06-24 22:27:40 +07:00
|
|
|
intel_panel_actually_set_backlight(connector, hw_level);
|
2013-11-08 21:49:00 +07:00
|
|
|
|
2014-09-15 19:35:09 +07:00
|
|
|
mutex_unlock(&dev_priv->backlight_lock);
|
2011-10-14 16:45:40 +07:00
|
|
|
}
|
|
|
|
|
2015-09-04 20:55:13 +07:00
|
|
|
static void lpt_disable_backlight(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2015-09-04 20:55:13 +07:00
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
intel_panel_actually_set_backlight(connector, 0);
|
|
|
|
|
2015-10-28 18:57:09 +07:00
|
|
|
/*
|
|
|
|
* Although we don't support or enable CPU PWM with LPT/SPT based
|
|
|
|
* systems, it may have been enabled prior to loading the
|
|
|
|
* driver. Disable to avoid warnings on LCPLL disable.
|
|
|
|
*
|
|
|
|
* This needs rework if we need to add support for CPU PWM on PCH split
|
|
|
|
* platforms.
|
|
|
|
*/
|
|
|
|
tmp = I915_READ(BLC_PWM_CPU_CTL2);
|
|
|
|
if (tmp & BLM_PWM_ENABLE) {
|
|
|
|
DRM_DEBUG_KMS("cpu backlight was enabled, disabling\n");
|
|
|
|
I915_WRITE(BLC_PWM_CPU_CTL2, tmp & ~BLM_PWM_ENABLE);
|
|
|
|
}
|
|
|
|
|
2015-09-04 20:55:13 +07:00
|
|
|
tmp = I915_READ(BLC_PWM_PCH_CTL1);
|
|
|
|
I915_WRITE(BLC_PWM_PCH_CTL1, tmp & ~BLM_PCH_PWM_ENABLE);
|
|
|
|
}
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
static void pch_disable_backlight(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:56 +07:00
|
|
|
u32 tmp;
|
|
|
|
|
2013-11-08 21:48:59 +07:00
|
|
|
intel_panel_actually_set_backlight(connector, 0);
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
tmp = I915_READ(BLC_PWM_CPU_CTL2);
|
|
|
|
I915_WRITE(BLC_PWM_CPU_CTL2, tmp & ~BLM_PWM_ENABLE);
|
|
|
|
|
|
|
|
tmp = I915_READ(BLC_PWM_PCH_CTL1);
|
|
|
|
I915_WRITE(BLC_PWM_PCH_CTL1, tmp & ~BLM_PCH_PWM_ENABLE);
|
|
|
|
}
|
|
|
|
|
2013-11-08 21:48:59 +07:00
|
|
|
static void i9xx_disable_backlight(struct intel_connector *connector)
|
|
|
|
{
|
|
|
|
intel_panel_actually_set_backlight(connector, 0);
|
|
|
|
}
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
static void i965_disable_backlight(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:56 +07:00
|
|
|
u32 tmp;
|
|
|
|
|
2013-11-08 21:48:59 +07:00
|
|
|
intel_panel_actually_set_backlight(connector, 0);
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
tmp = I915_READ(BLC_PWM_CTL2);
|
|
|
|
I915_WRITE(BLC_PWM_CTL2, tmp & ~BLM_PWM_ENABLE);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void vlv_disable_backlight(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:56 +07:00
|
|
|
enum pipe pipe = intel_get_pipe_from_connector(connector);
|
|
|
|
u32 tmp;
|
|
|
|
|
2014-11-07 16:15:59 +07:00
|
|
|
if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
|
|
|
|
return;
|
|
|
|
|
2013-11-08 21:48:59 +07:00
|
|
|
intel_panel_actually_set_backlight(connector, 0);
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
tmp = I915_READ(VLV_BLC_PWM_CTL2(pipe));
|
|
|
|
I915_WRITE(VLV_BLC_PWM_CTL2(pipe), tmp & ~BLM_PWM_ENABLE);
|
|
|
|
}
|
|
|
|
|
2015-05-05 16:21:56 +07:00
|
|
|
static void bxt_disable_backlight(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2015-10-01 00:04:57 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
u32 tmp, val;
|
2015-05-05 16:21:56 +07:00
|
|
|
|
|
|
|
intel_panel_actually_set_backlight(connector, 0);
|
|
|
|
|
2015-10-01 00:04:57 +07:00
|
|
|
tmp = I915_READ(BXT_BLC_PWM_CTL(panel->backlight.controller));
|
|
|
|
I915_WRITE(BXT_BLC_PWM_CTL(panel->backlight.controller),
|
|
|
|
tmp & ~BXT_BLC_PWM_ENABLE);
|
|
|
|
|
|
|
|
if (panel->backlight.controller == 1) {
|
|
|
|
val = I915_READ(UTIL_PIN_CTL);
|
|
|
|
val &= ~UTIL_PIN_ENABLE;
|
|
|
|
I915_WRITE(UTIL_PIN_CTL, val);
|
|
|
|
}
|
2015-05-05 16:21:56 +07:00
|
|
|
}
|
|
|
|
|
2015-06-26 16:02:10 +07:00
|
|
|
static void pwm_disable_backlight(struct intel_connector *connector)
|
|
|
|
{
|
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
|
|
|
|
/* Disable the backlight */
|
|
|
|
pwm_config(panel->backlight.pwm, 0, CRC_PMIC_PWM_PERIOD_NS);
|
|
|
|
usleep_range(2000, 3000);
|
|
|
|
pwm_disable(panel->backlight.pwm);
|
|
|
|
}
|
|
|
|
|
2013-10-31 23:55:49 +07:00
|
|
|
void intel_panel_disable_backlight(struct intel_connector *connector)
|
2011-10-14 16:45:40 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:54 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2013-04-12 19:18:37 +07:00
|
|
|
|
2014-11-07 20:20:23 +07:00
|
|
|
if (!panel->backlight.present)
|
2013-10-31 23:55:49 +07:00
|
|
|
return;
|
|
|
|
|
2013-07-25 18:31:30 +07:00
|
|
|
/*
|
2015-09-05 02:06:15 +07:00
|
|
|
* Do not disable backlight on the vga_switcheroo path. When switching
|
2013-07-25 18:31:30 +07:00
|
|
|
* away from i915, the other client may depend on i915 to handle the
|
|
|
|
* backlight. This will leave the backlight on unnecessarily when
|
|
|
|
* another client is not activated.
|
|
|
|
*/
|
2015-12-18 15:51:35 +07:00
|
|
|
if (dev_priv->dev->switch_power_state == DRM_SWITCH_POWER_CHANGING) {
|
2013-07-25 18:31:30 +07:00
|
|
|
DRM_DEBUG_DRIVER("Skipping backlight disable on vga switch\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2014-09-15 19:35:09 +07:00
|
|
|
mutex_lock(&dev_priv->backlight_lock);
|
2011-01-12 00:06:04 +07:00
|
|
|
|
2014-08-13 16:10:12 +07:00
|
|
|
if (panel->backlight.device)
|
|
|
|
panel->backlight.device->props.power = FB_BLANK_POWERDOWN;
|
2013-11-08 21:48:54 +07:00
|
|
|
panel->backlight.enabled = false;
|
2015-09-14 18:03:48 +07:00
|
|
|
panel->backlight.disable(connector);
|
2012-06-05 17:14:54 +07:00
|
|
|
|
2014-09-15 19:35:09 +07:00
|
|
|
mutex_unlock(&dev_priv->backlight_lock);
|
2013-11-08 21:48:56 +07:00
|
|
|
}
|
2012-06-05 17:14:54 +07:00
|
|
|
|
2015-09-04 20:55:13 +07:00
|
|
|
static void lpt_enable_backlight(struct intel_connector *connector)
|
2013-11-14 21:17:41 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-14 21:17:41 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
u32 pch_ctl1, pch_ctl2;
|
|
|
|
|
|
|
|
pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
|
|
|
|
if (pch_ctl1 & BLM_PCH_PWM_ENABLE) {
|
|
|
|
DRM_DEBUG_KMS("pch backlight already enabled\n");
|
|
|
|
pch_ctl1 &= ~BLM_PCH_PWM_ENABLE;
|
|
|
|
I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
|
|
|
|
}
|
2012-06-05 17:14:54 +07:00
|
|
|
|
2013-11-14 21:17:41 +07:00
|
|
|
pch_ctl2 = panel->backlight.max << 16;
|
|
|
|
I915_WRITE(BLC_PWM_PCH_CTL2, pch_ctl2);
|
2012-07-14 21:57:12 +07:00
|
|
|
|
2013-11-14 21:17:41 +07:00
|
|
|
pch_ctl1 = 0;
|
|
|
|
if (panel->backlight.active_low_pwm)
|
|
|
|
pch_ctl1 |= BLM_PCH_POLARITY;
|
2013-04-12 19:18:37 +07:00
|
|
|
|
2014-10-10 21:53:33 +07:00
|
|
|
/* After LPT, override is the default. */
|
|
|
|
if (HAS_PCH_LPT(dev_priv))
|
|
|
|
pch_ctl1 |= BLM_PCH_OVERRIDE_ENABLE;
|
2013-11-14 21:17:41 +07:00
|
|
|
|
|
|
|
I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
|
|
|
|
POSTING_READ(BLC_PWM_PCH_CTL1);
|
|
|
|
I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1 | BLM_PCH_PWM_ENABLE);
|
|
|
|
|
|
|
|
/* This won't stick until the above enable. */
|
|
|
|
intel_panel_actually_set_backlight(connector, panel->backlight.level);
|
2011-01-12 00:06:04 +07:00
|
|
|
}
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
static void pch_enable_backlight(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:59 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2013-11-08 21:48:56 +07:00
|
|
|
enum pipe pipe = intel_get_pipe_from_connector(connector);
|
|
|
|
enum transcoder cpu_transcoder =
|
|
|
|
intel_pipe_to_cpu_transcoder(dev_priv, pipe);
|
2013-11-14 17:13:41 +07:00
|
|
|
u32 cpu_ctl2, pch_ctl1, pch_ctl2;
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2013-11-14 17:13:41 +07:00
|
|
|
cpu_ctl2 = I915_READ(BLC_PWM_CPU_CTL2);
|
|
|
|
if (cpu_ctl2 & BLM_PWM_ENABLE) {
|
2014-08-19 09:07:13 +07:00
|
|
|
DRM_DEBUG_KMS("cpu backlight already enabled\n");
|
2013-11-14 17:13:41 +07:00
|
|
|
cpu_ctl2 &= ~BLM_PWM_ENABLE;
|
|
|
|
I915_WRITE(BLC_PWM_CPU_CTL2, cpu_ctl2);
|
|
|
|
}
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2013-11-14 17:13:41 +07:00
|
|
|
pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
|
|
|
|
if (pch_ctl1 & BLM_PCH_PWM_ENABLE) {
|
|
|
|
DRM_DEBUG_KMS("pch backlight already enabled\n");
|
|
|
|
pch_ctl1 &= ~BLM_PCH_PWM_ENABLE;
|
|
|
|
I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
|
|
|
|
}
|
2013-11-08 21:48:56 +07:00
|
|
|
|
|
|
|
if (cpu_transcoder == TRANSCODER_EDP)
|
2013-11-14 17:13:41 +07:00
|
|
|
cpu_ctl2 = BLM_TRANSCODER_EDP;
|
2013-11-08 21:48:56 +07:00
|
|
|
else
|
2013-11-14 17:13:41 +07:00
|
|
|
cpu_ctl2 = BLM_PIPE(cpu_transcoder);
|
|
|
|
I915_WRITE(BLC_PWM_CPU_CTL2, cpu_ctl2);
|
2013-11-08 21:48:56 +07:00
|
|
|
POSTING_READ(BLC_PWM_CPU_CTL2);
|
2013-11-14 17:13:41 +07:00
|
|
|
I915_WRITE(BLC_PWM_CPU_CTL2, cpu_ctl2 | BLM_PWM_ENABLE);
|
2013-11-08 21:48:59 +07:00
|
|
|
|
2013-11-14 17:13:41 +07:00
|
|
|
/* This won't stick until the above enable. */
|
2013-11-08 21:48:59 +07:00
|
|
|
intel_panel_actually_set_backlight(connector, panel->backlight.level);
|
2013-11-14 17:13:41 +07:00
|
|
|
|
|
|
|
pch_ctl2 = panel->backlight.max << 16;
|
|
|
|
I915_WRITE(BLC_PWM_PCH_CTL2, pch_ctl2);
|
|
|
|
|
|
|
|
pch_ctl1 = 0;
|
|
|
|
if (panel->backlight.active_low_pwm)
|
|
|
|
pch_ctl1 |= BLM_PCH_POLARITY;
|
2013-11-14 21:17:41 +07:00
|
|
|
|
2013-11-14 17:13:41 +07:00
|
|
|
I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
|
|
|
|
POSTING_READ(BLC_PWM_PCH_CTL1);
|
|
|
|
I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1 | BLM_PCH_PWM_ENABLE);
|
2013-11-08 21:48:59 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static void i9xx_enable_backlight(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:59 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2013-11-14 17:13:41 +07:00
|
|
|
u32 ctl, freq;
|
|
|
|
|
|
|
|
ctl = I915_READ(BLC_PWM_CTL);
|
|
|
|
if (ctl & BACKLIGHT_DUTY_CYCLE_MASK_PNV) {
|
2014-08-19 09:07:13 +07:00
|
|
|
DRM_DEBUG_KMS("backlight already enabled\n");
|
2013-11-14 17:13:41 +07:00
|
|
|
I915_WRITE(BLC_PWM_CTL, 0);
|
|
|
|
}
|
2013-11-08 21:48:59 +07:00
|
|
|
|
2013-11-14 17:13:41 +07:00
|
|
|
freq = panel->backlight.max;
|
|
|
|
if (panel->backlight.combination_mode)
|
|
|
|
freq /= 0xff;
|
|
|
|
|
|
|
|
ctl = freq << 17;
|
2014-02-25 18:11:47 +07:00
|
|
|
if (panel->backlight.combination_mode)
|
2013-11-14 17:13:41 +07:00
|
|
|
ctl |= BLM_LEGACY_MODE;
|
2015-12-18 15:51:35 +07:00
|
|
|
if (IS_PINEVIEW(dev_priv) && panel->backlight.active_low_pwm)
|
2013-11-14 17:13:41 +07:00
|
|
|
ctl |= BLM_POLARITY_PNV;
|
|
|
|
|
|
|
|
I915_WRITE(BLC_PWM_CTL, ctl);
|
|
|
|
POSTING_READ(BLC_PWM_CTL);
|
|
|
|
|
|
|
|
/* XXX: combine this into above write? */
|
2013-11-08 21:48:59 +07:00
|
|
|
intel_panel_actually_set_backlight(connector, panel->backlight.level);
|
2015-06-26 18:18:56 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Needed to enable backlight on some 855gm models. BLC_HIST_CTL is
|
|
|
|
* 855gm only, but checking for gen2 is safe, as 855gm is the only gen2
|
|
|
|
* that has backlight.
|
|
|
|
*/
|
2015-12-18 15:51:35 +07:00
|
|
|
if (IS_GEN2(dev_priv))
|
2015-06-26 18:18:56 +07:00
|
|
|
I915_WRITE(BLC_HIST_CTL, BLM_HISTOGRAM_ENABLE);
|
2013-11-08 21:48:56 +07:00
|
|
|
}
|
2013-04-12 19:18:37 +07:00
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
static void i965_enable_backlight(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:59 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2013-11-08 21:48:56 +07:00
|
|
|
enum pipe pipe = intel_get_pipe_from_connector(connector);
|
2013-11-14 17:13:41 +07:00
|
|
|
u32 ctl, ctl2, freq;
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2013-11-14 17:13:41 +07:00
|
|
|
ctl2 = I915_READ(BLC_PWM_CTL2);
|
|
|
|
if (ctl2 & BLM_PWM_ENABLE) {
|
2014-08-19 09:07:13 +07:00
|
|
|
DRM_DEBUG_KMS("backlight already enabled\n");
|
2013-11-14 17:13:41 +07:00
|
|
|
ctl2 &= ~BLM_PWM_ENABLE;
|
|
|
|
I915_WRITE(BLC_PWM_CTL2, ctl2);
|
|
|
|
}
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2013-11-14 17:13:41 +07:00
|
|
|
freq = panel->backlight.max;
|
|
|
|
if (panel->backlight.combination_mode)
|
|
|
|
freq /= 0xff;
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2013-11-14 17:13:41 +07:00
|
|
|
ctl = freq << 16;
|
|
|
|
I915_WRITE(BLC_PWM_CTL, ctl);
|
2013-11-08 21:48:59 +07:00
|
|
|
|
2013-11-14 17:13:41 +07:00
|
|
|
ctl2 = BLM_PIPE(pipe);
|
|
|
|
if (panel->backlight.combination_mode)
|
|
|
|
ctl2 |= BLM_COMBINATION_MODE;
|
|
|
|
if (panel->backlight.active_low_pwm)
|
|
|
|
ctl2 |= BLM_POLARITY_I965;
|
|
|
|
I915_WRITE(BLC_PWM_CTL2, ctl2);
|
|
|
|
POSTING_READ(BLC_PWM_CTL2);
|
|
|
|
I915_WRITE(BLC_PWM_CTL2, ctl2 | BLM_PWM_ENABLE);
|
2014-06-09 22:24:34 +07:00
|
|
|
|
|
|
|
intel_panel_actually_set_backlight(connector, panel->backlight.level);
|
2013-11-08 21:48:56 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static void vlv_enable_backlight(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:59 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2013-11-08 21:48:56 +07:00
|
|
|
enum pipe pipe = intel_get_pipe_from_connector(connector);
|
2013-11-14 17:13:41 +07:00
|
|
|
u32 ctl, ctl2;
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2014-11-07 16:15:59 +07:00
|
|
|
if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
|
|
|
|
return;
|
|
|
|
|
2013-11-14 17:13:41 +07:00
|
|
|
ctl2 = I915_READ(VLV_BLC_PWM_CTL2(pipe));
|
|
|
|
if (ctl2 & BLM_PWM_ENABLE) {
|
2014-08-19 09:07:13 +07:00
|
|
|
DRM_DEBUG_KMS("backlight already enabled\n");
|
2013-11-14 17:13:41 +07:00
|
|
|
ctl2 &= ~BLM_PWM_ENABLE;
|
|
|
|
I915_WRITE(VLV_BLC_PWM_CTL2(pipe), ctl2);
|
|
|
|
}
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2013-11-14 17:13:41 +07:00
|
|
|
ctl = panel->backlight.max << 16;
|
|
|
|
I915_WRITE(VLV_BLC_PWM_CTL(pipe), ctl);
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2013-11-14 17:13:41 +07:00
|
|
|
/* XXX: combine this into above write? */
|
|
|
|
intel_panel_actually_set_backlight(connector, panel->backlight.level);
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2013-11-14 17:13:41 +07:00
|
|
|
ctl2 = 0;
|
|
|
|
if (panel->backlight.active_low_pwm)
|
|
|
|
ctl2 |= BLM_POLARITY_I965;
|
|
|
|
I915_WRITE(VLV_BLC_PWM_CTL2(pipe), ctl2);
|
2013-11-08 21:48:56 +07:00
|
|
|
POSTING_READ(VLV_BLC_PWM_CTL2(pipe));
|
2013-11-14 17:13:41 +07:00
|
|
|
I915_WRITE(VLV_BLC_PWM_CTL2(pipe), ctl2 | BLM_PWM_ENABLE);
|
2011-01-12 00:06:04 +07:00
|
|
|
}
|
|
|
|
|
2015-05-05 16:21:56 +07:00
|
|
|
static void bxt_enable_backlight(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2015-05-05 16:21:56 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2015-10-01 00:04:57 +07:00
|
|
|
enum pipe pipe = intel_get_pipe_from_connector(connector);
|
|
|
|
u32 pwm_ctl, val;
|
|
|
|
|
|
|
|
/* To use 2nd set of backlight registers, utility pin has to be
|
|
|
|
* enabled with PWM mode.
|
|
|
|
* The field should only be changed when the utility pin is disabled
|
|
|
|
*/
|
|
|
|
if (panel->backlight.controller == 1) {
|
|
|
|
val = I915_READ(UTIL_PIN_CTL);
|
|
|
|
if (val & UTIL_PIN_ENABLE) {
|
|
|
|
DRM_DEBUG_KMS("util pin already enabled\n");
|
|
|
|
val &= ~UTIL_PIN_ENABLE;
|
|
|
|
I915_WRITE(UTIL_PIN_CTL, val);
|
|
|
|
}
|
2015-05-05 16:21:56 +07:00
|
|
|
|
2015-10-01 00:04:57 +07:00
|
|
|
val = 0;
|
|
|
|
if (panel->backlight.util_pin_active_low)
|
|
|
|
val |= UTIL_PIN_POLARITY;
|
|
|
|
I915_WRITE(UTIL_PIN_CTL, val | UTIL_PIN_PIPE(pipe) |
|
|
|
|
UTIL_PIN_MODE_PWM | UTIL_PIN_ENABLE);
|
|
|
|
}
|
|
|
|
|
|
|
|
pwm_ctl = I915_READ(BXT_BLC_PWM_CTL(panel->backlight.controller));
|
2015-05-05 16:21:56 +07:00
|
|
|
if (pwm_ctl & BXT_BLC_PWM_ENABLE) {
|
|
|
|
DRM_DEBUG_KMS("backlight already enabled\n");
|
|
|
|
pwm_ctl &= ~BXT_BLC_PWM_ENABLE;
|
2015-10-01 00:04:57 +07:00
|
|
|
I915_WRITE(BXT_BLC_PWM_CTL(panel->backlight.controller),
|
|
|
|
pwm_ctl);
|
2015-05-05 16:21:56 +07:00
|
|
|
}
|
|
|
|
|
2015-10-01 00:04:57 +07:00
|
|
|
I915_WRITE(BXT_BLC_PWM_FREQ(panel->backlight.controller),
|
|
|
|
panel->backlight.max);
|
2015-05-05 16:21:56 +07:00
|
|
|
|
|
|
|
intel_panel_actually_set_backlight(connector, panel->backlight.level);
|
|
|
|
|
|
|
|
pwm_ctl = 0;
|
|
|
|
if (panel->backlight.active_low_pwm)
|
|
|
|
pwm_ctl |= BXT_BLC_PWM_POLARITY;
|
|
|
|
|
2015-10-01 00:04:57 +07:00
|
|
|
I915_WRITE(BXT_BLC_PWM_CTL(panel->backlight.controller), pwm_ctl);
|
|
|
|
POSTING_READ(BXT_BLC_PWM_CTL(panel->backlight.controller));
|
|
|
|
I915_WRITE(BXT_BLC_PWM_CTL(panel->backlight.controller),
|
|
|
|
pwm_ctl | BXT_BLC_PWM_ENABLE);
|
2015-05-05 16:21:56 +07:00
|
|
|
}
|
|
|
|
|
2015-06-26 16:02:10 +07:00
|
|
|
static void pwm_enable_backlight(struct intel_connector *connector)
|
|
|
|
{
|
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
|
|
|
|
pwm_enable(panel->backlight.pwm);
|
|
|
|
intel_panel_actually_set_backlight(connector, panel->backlight.level);
|
|
|
|
}
|
|
|
|
|
2013-10-31 23:55:49 +07:00
|
|
|
void intel_panel_enable_backlight(struct intel_connector *connector)
|
2011-01-12 00:06:04 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:54 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2013-10-31 23:55:49 +07:00
|
|
|
enum pipe pipe = intel_get_pipe_from_connector(connector);
|
2013-04-12 19:18:37 +07:00
|
|
|
|
2014-11-07 20:20:23 +07:00
|
|
|
if (!panel->backlight.present)
|
2013-10-31 23:55:49 +07:00
|
|
|
return;
|
|
|
|
|
2013-10-16 18:29:54 +07:00
|
|
|
DRM_DEBUG_KMS("pipe %c\n", pipe_name(pipe));
|
2013-10-13 18:56:31 +07:00
|
|
|
|
2014-09-15 19:35:09 +07:00
|
|
|
mutex_lock(&dev_priv->backlight_lock);
|
2011-01-12 00:06:04 +07:00
|
|
|
|
2013-11-08 21:49:00 +07:00
|
|
|
WARN_ON(panel->backlight.max == 0);
|
|
|
|
|
2015-01-13 02:01:03 +07:00
|
|
|
if (panel->backlight.level <= panel->backlight.min) {
|
2013-11-08 21:49:00 +07:00
|
|
|
panel->backlight.level = panel->backlight.max;
|
2013-11-08 21:48:54 +07:00
|
|
|
if (panel->backlight.device)
|
|
|
|
panel->backlight.device->props.brightness =
|
2014-06-24 22:27:40 +07:00
|
|
|
scale_hw_to_user(connector,
|
|
|
|
panel->backlight.level,
|
|
|
|
panel->backlight.device->props.max_brightness);
|
2013-03-12 16:44:15 +07:00
|
|
|
}
|
2011-01-12 00:06:04 +07:00
|
|
|
|
2015-09-14 18:03:48 +07:00
|
|
|
panel->backlight.enable(connector);
|
2013-11-08 21:48:54 +07:00
|
|
|
panel->backlight.enabled = true;
|
2014-08-13 16:10:12 +07:00
|
|
|
if (panel->backlight.device)
|
|
|
|
panel->backlight.device->props.power = FB_BLANK_UNBLANK;
|
2013-04-12 19:18:37 +07:00
|
|
|
|
2014-09-15 19:35:09 +07:00
|
|
|
mutex_unlock(&dev_priv->backlight_lock);
|
2011-01-12 00:06:04 +07:00
|
|
|
}
|
|
|
|
|
2013-09-18 21:19:45 +07:00
|
|
|
#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
|
2013-11-08 21:48:53 +07:00
|
|
|
static int intel_backlight_device_update_status(struct backlight_device *bd)
|
2011-08-12 17:11:33 +07:00
|
|
|
{
|
2013-10-31 23:55:49 +07:00
|
|
|
struct intel_connector *connector = bl_get_data(bd);
|
2014-08-13 16:10:12 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2013-10-31 23:55:49 +07:00
|
|
|
struct drm_device *dev = connector->base.dev;
|
|
|
|
|
2013-11-20 00:10:12 +07:00
|
|
|
drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
|
2013-10-13 18:56:31 +07:00
|
|
|
DRM_DEBUG_KMS("updating intel_backlight, brightness=%d/%d\n",
|
|
|
|
bd->props.brightness, bd->props.max_brightness);
|
2013-10-31 23:55:49 +07:00
|
|
|
intel_panel_set_backlight(connector, bd->props.brightness,
|
2013-04-12 19:18:36 +07:00
|
|
|
bd->props.max_brightness);
|
2014-08-13 16:10:12 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Allow flipping bl_power as a sub-state of enabled. Sadly the
|
|
|
|
* backlight class device does not make it easy to to differentiate
|
|
|
|
* between callbacks for brightness and bl_power, so our backlight_power
|
|
|
|
* callback needs to take this into account.
|
|
|
|
*/
|
|
|
|
if (panel->backlight.enabled) {
|
2015-09-14 18:03:48 +07:00
|
|
|
if (panel->backlight.power) {
|
2014-08-12 21:11:42 +07:00
|
|
|
bool enable = bd->props.power == FB_BLANK_UNBLANK &&
|
|
|
|
bd->props.brightness != 0;
|
2015-09-14 18:03:48 +07:00
|
|
|
panel->backlight.power(connector, enable);
|
2014-08-13 16:10:12 +07:00
|
|
|
}
|
|
|
|
} else {
|
|
|
|
bd->props.power = FB_BLANK_POWERDOWN;
|
|
|
|
}
|
|
|
|
|
2013-11-20 00:10:12 +07:00
|
|
|
drm_modeset_unlock(&dev->mode_config.connection_mutex);
|
2011-08-12 17:11:33 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-11-08 21:48:53 +07:00
|
|
|
static int intel_backlight_device_get_brightness(struct backlight_device *bd)
|
2011-08-12 17:11:33 +07:00
|
|
|
{
|
2013-10-31 23:55:49 +07:00
|
|
|
struct intel_connector *connector = bl_get_data(bd);
|
|
|
|
struct drm_device *dev = connector->base.dev;
|
2013-11-28 03:21:54 +07:00
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2014-06-24 22:27:40 +07:00
|
|
|
u32 hw_level;
|
2013-11-08 21:48:56 +07:00
|
|
|
int ret;
|
2013-10-31 23:55:49 +07:00
|
|
|
|
2013-11-28 03:21:54 +07:00
|
|
|
intel_runtime_pm_get(dev_priv);
|
2013-11-20 00:10:12 +07:00
|
|
|
drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
|
2014-06-24 22:27:40 +07:00
|
|
|
|
|
|
|
hw_level = intel_panel_get_backlight(connector);
|
|
|
|
ret = scale_hw_to_user(connector, hw_level, bd->props.max_brightness);
|
|
|
|
|
2013-11-20 00:10:12 +07:00
|
|
|
drm_modeset_unlock(&dev->mode_config.connection_mutex);
|
2013-11-28 03:21:54 +07:00
|
|
|
intel_runtime_pm_put(dev_priv);
|
2013-10-31 23:55:49 +07:00
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
return ret;
|
2011-08-12 17:11:33 +07:00
|
|
|
}
|
|
|
|
|
2013-11-08 21:48:53 +07:00
|
|
|
static const struct backlight_ops intel_backlight_device_ops = {
|
|
|
|
.update_status = intel_backlight_device_update_status,
|
|
|
|
.get_brightness = intel_backlight_device_get_brightness,
|
2011-08-12 17:11:33 +07:00
|
|
|
};
|
|
|
|
|
2013-11-08 21:48:53 +07:00
|
|
|
static int intel_backlight_device_register(struct intel_connector *connector)
|
2011-08-12 17:11:33 +07:00
|
|
|
{
|
2013-11-08 21:48:54 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2011-08-12 17:11:33 +07:00
|
|
|
struct backlight_properties props;
|
|
|
|
|
2013-11-08 21:48:54 +07:00
|
|
|
if (WARN_ON(panel->backlight.device))
|
2013-04-12 19:18:38 +07:00
|
|
|
return -ENODEV;
|
|
|
|
|
2014-11-07 20:19:46 +07:00
|
|
|
if (!panel->backlight.present)
|
|
|
|
return 0;
|
|
|
|
|
2014-06-24 22:27:40 +07:00
|
|
|
WARN_ON(panel->backlight.max == 0);
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2012-05-22 16:29:46 +07:00
|
|
|
memset(&props, 0, sizeof(props));
|
2011-08-12 17:11:33 +07:00
|
|
|
props.type = BACKLIGHT_RAW;
|
2014-06-24 22:27:40 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Note: Everything should work even if the backlight device max
|
|
|
|
* presented to the userspace is arbitrarily chosen.
|
|
|
|
*/
|
2013-11-08 21:48:56 +07:00
|
|
|
props.max_brightness = panel->backlight.max;
|
2014-06-24 22:27:40 +07:00
|
|
|
props.brightness = scale_hw_to_user(connector,
|
|
|
|
panel->backlight.level,
|
|
|
|
props.max_brightness);
|
2013-11-08 21:48:54 +07:00
|
|
|
|
2014-08-13 16:10:12 +07:00
|
|
|
if (panel->backlight.enabled)
|
|
|
|
props.power = FB_BLANK_UNBLANK;
|
|
|
|
else
|
|
|
|
props.power = FB_BLANK_POWERDOWN;
|
|
|
|
|
2013-11-08 21:48:54 +07:00
|
|
|
/*
|
|
|
|
* Note: using the same name independent of the connector prevents
|
|
|
|
* registration of multiple backlight devices in the driver.
|
|
|
|
*/
|
|
|
|
panel->backlight.device =
|
2011-08-12 17:11:33 +07:00
|
|
|
backlight_device_register("intel_backlight",
|
2013-11-08 21:48:53 +07:00
|
|
|
connector->base.kdev,
|
|
|
|
connector,
|
|
|
|
&intel_backlight_device_ops, &props);
|
2011-08-12 17:11:33 +07:00
|
|
|
|
2013-11-08 21:48:54 +07:00
|
|
|
if (IS_ERR(panel->backlight.device)) {
|
2011-08-12 17:11:33 +07:00
|
|
|
DRM_ERROR("Failed to register backlight: %ld\n",
|
2013-11-08 21:48:54 +07:00
|
|
|
PTR_ERR(panel->backlight.device));
|
|
|
|
panel->backlight.device = NULL;
|
2011-08-12 17:11:33 +07:00
|
|
|
return -ENODEV;
|
|
|
|
}
|
2014-11-07 20:19:46 +07:00
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Connector %s backlight sysfs interface registered\n",
|
|
|
|
connector->base.name);
|
|
|
|
|
2011-08-12 17:11:33 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-11-08 21:48:53 +07:00
|
|
|
static void intel_backlight_device_unregister(struct intel_connector *connector)
|
2011-08-12 17:11:33 +07:00
|
|
|
{
|
2013-11-08 21:48:54 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
|
|
|
|
if (panel->backlight.device) {
|
|
|
|
backlight_device_unregister(panel->backlight.device);
|
|
|
|
panel->backlight.device = NULL;
|
2013-04-12 19:18:38 +07:00
|
|
|
}
|
2011-08-12 17:11:33 +07:00
|
|
|
}
|
2013-11-08 21:48:53 +07:00
|
|
|
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
|
|
|
|
static int intel_backlight_device_register(struct intel_connector *connector)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
static void intel_backlight_device_unregister(struct intel_connector *connector)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
|
|
|
|
|
2015-12-01 15:23:50 +07:00
|
|
|
/*
|
|
|
|
* BXT: PWM clock frequency = 19.2 MHz.
|
|
|
|
*/
|
|
|
|
static u32 bxt_hz_to_pwm(struct intel_connector *connector, u32 pwm_freq_hz)
|
|
|
|
{
|
2016-03-02 22:22:18 +07:00
|
|
|
return DIV_ROUND_CLOSEST(KHz(19200), pwm_freq_hz);
|
2015-12-01 15:23:50 +07:00
|
|
|
}
|
|
|
|
|
2013-11-08 21:49:00 +07:00
|
|
|
/*
|
2015-09-04 20:55:14 +07:00
|
|
|
* SPT: This value represents the period of the PWM stream in clock periods
|
|
|
|
* multiplied by 16 (default increment) or 128 (alternate increment selected in
|
|
|
|
* SCHICKEN_1 bit 0). PWM clock is 24 MHz.
|
|
|
|
*/
|
|
|
|
static u32 spt_hz_to_pwm(struct intel_connector *connector, u32 pwm_freq_hz)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2016-03-02 22:22:13 +07:00
|
|
|
u32 mul;
|
2015-09-04 20:55:14 +07:00
|
|
|
|
|
|
|
if (I915_READ(SOUTH_CHICKEN1) & SPT_PWM_GRANULARITY)
|
|
|
|
mul = 128;
|
|
|
|
else
|
|
|
|
mul = 16;
|
|
|
|
|
2016-03-02 22:22:18 +07:00
|
|
|
return DIV_ROUND_CLOSEST(MHz(24), pwm_freq_hz * mul);
|
2015-09-04 20:55:14 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* LPT: This value represents the period of the PWM stream in clock periods
|
|
|
|
* multiplied by 128 (default increment) or 16 (alternate increment, selected in
|
|
|
|
* LPT SOUTH_CHICKEN2 register bit 5).
|
|
|
|
*/
|
|
|
|
static u32 lpt_hz_to_pwm(struct intel_connector *connector, u32 pwm_freq_hz)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2015-09-04 20:55:14 +07:00
|
|
|
u32 mul, clock;
|
|
|
|
|
|
|
|
if (I915_READ(SOUTH_CHICKEN2) & LPT_PWM_GRANULARITY)
|
|
|
|
mul = 16;
|
|
|
|
else
|
|
|
|
mul = 128;
|
|
|
|
|
2015-11-30 21:23:44 +07:00
|
|
|
if (HAS_PCH_LPT_H(dev_priv))
|
2015-09-04 20:55:14 +07:00
|
|
|
clock = MHz(135); /* LPT:H */
|
|
|
|
else
|
|
|
|
clock = MHz(24); /* LPT:LP */
|
|
|
|
|
2016-03-02 22:22:18 +07:00
|
|
|
return DIV_ROUND_CLOSEST(clock, pwm_freq_hz * mul);
|
2015-09-04 20:55:14 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ILK/SNB/IVB: This value represents the period of the PWM stream in PCH
|
|
|
|
* display raw clocks multiplied by 128.
|
|
|
|
*/
|
|
|
|
static u32 pch_hz_to_pwm(struct intel_connector *connector, u32 pwm_freq_hz)
|
|
|
|
{
|
2016-03-02 22:22:13 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2015-09-04 20:55:14 +07:00
|
|
|
|
2016-03-02 22:22:18 +07:00
|
|
|
return DIV_ROUND_CLOSEST(KHz(dev_priv->rawclk_freq), pwm_freq_hz * 128);
|
2015-09-04 20:55:14 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Gen2: This field determines the number of time base events (display core
|
|
|
|
* clock frequency/32) in total for a complete cycle of modulated backlight
|
|
|
|
* control.
|
2013-11-08 21:49:00 +07:00
|
|
|
*
|
2015-09-04 20:55:14 +07:00
|
|
|
* Gen3: A time base event equals the display core clock ([DevPNV] HRAW clock)
|
|
|
|
* divided by 32.
|
|
|
|
*/
|
|
|
|
static u32 i9xx_hz_to_pwm(struct intel_connector *connector, u32 pwm_freq_hz)
|
|
|
|
{
|
2016-03-02 22:22:13 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2015-09-04 20:55:14 +07:00
|
|
|
int clock;
|
|
|
|
|
2016-03-02 22:22:13 +07:00
|
|
|
if (IS_PINEVIEW(dev_priv))
|
|
|
|
clock = KHz(dev_priv->rawclk_freq);
|
2015-09-04 20:55:14 +07:00
|
|
|
else
|
2016-03-02 22:22:13 +07:00
|
|
|
clock = KHz(dev_priv->cdclk_freq);
|
2015-09-04 20:55:14 +07:00
|
|
|
|
2016-03-02 22:22:18 +07:00
|
|
|
return DIV_ROUND_CLOSEST(clock, pwm_freq_hz * 32);
|
2015-09-04 20:55:14 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Gen4: This value represents the period of the PWM stream in display core
|
2015-11-30 21:23:43 +07:00
|
|
|
* clocks ([DevCTG] HRAW clocks) multiplied by 128.
|
|
|
|
*
|
2015-09-04 20:55:14 +07:00
|
|
|
*/
|
|
|
|
static u32 i965_hz_to_pwm(struct intel_connector *connector, u32 pwm_freq_hz)
|
|
|
|
{
|
|
|
|
struct drm_device *dev = connector->base.dev;
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2015-11-30 21:23:43 +07:00
|
|
|
int clock;
|
|
|
|
|
|
|
|
if (IS_G4X(dev_priv))
|
2016-03-02 22:22:13 +07:00
|
|
|
clock = KHz(dev_priv->rawclk_freq);
|
2015-11-30 21:23:43 +07:00
|
|
|
else
|
2016-03-02 22:22:13 +07:00
|
|
|
clock = KHz(dev_priv->cdclk_freq);
|
2015-09-04 20:55:14 +07:00
|
|
|
|
2016-03-02 22:22:18 +07:00
|
|
|
return DIV_ROUND_CLOSEST(clock, pwm_freq_hz * 128);
|
2015-09-04 20:55:14 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* VLV: This value represents the period of the PWM stream in display core
|
|
|
|
* clocks ([DevCTG] 200MHz HRAW clocks) multiplied by 128 or 25MHz S0IX clocks
|
|
|
|
* multiplied by 16. CHV uses a 19.2MHz S0IX clock.
|
|
|
|
*/
|
|
|
|
static u32 vlv_hz_to_pwm(struct intel_connector *connector, u32 pwm_freq_hz)
|
|
|
|
{
|
2016-03-02 22:22:13 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
|
|
|
int mul, clock;
|
2015-09-04 20:55:14 +07:00
|
|
|
|
|
|
|
if ((I915_READ(CBR1_VLV) & CBR_PWM_CLOCK_MUX_SELECT) == 0) {
|
2016-03-02 22:22:13 +07:00
|
|
|
if (IS_CHERRYVIEW(dev_priv))
|
|
|
|
clock = KHz(19200);
|
2015-09-04 20:55:14 +07:00
|
|
|
else
|
2016-03-02 22:22:13 +07:00
|
|
|
clock = MHz(25);
|
|
|
|
mul = 16;
|
2015-09-04 20:55:14 +07:00
|
|
|
} else {
|
2016-03-02 22:22:13 +07:00
|
|
|
clock = KHz(dev_priv->rawclk_freq);
|
|
|
|
mul = 128;
|
2015-09-04 20:55:14 +07:00
|
|
|
}
|
2016-03-02 22:22:13 +07:00
|
|
|
|
2016-03-02 22:22:18 +07:00
|
|
|
return DIV_ROUND_CLOSEST(clock, pwm_freq_hz * mul);
|
2015-09-04 20:55:14 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static u32 get_backlight_max_vbt(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2015-09-14 18:03:48 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2015-09-04 20:55:14 +07:00
|
|
|
u16 pwm_freq_hz = dev_priv->vbt.backlight.pwm_freq_hz;
|
|
|
|
u32 pwm;
|
|
|
|
|
2015-12-01 15:23:51 +07:00
|
|
|
if (!panel->backlight.hz_to_pwm) {
|
|
|
|
DRM_DEBUG_KMS("backlight frequency conversion not supported\n");
|
2015-09-04 20:55:14 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-12-01 15:23:51 +07:00
|
|
|
if (pwm_freq_hz) {
|
|
|
|
DRM_DEBUG_KMS("VBT defined backlight frequency %u Hz\n",
|
|
|
|
pwm_freq_hz);
|
|
|
|
} else {
|
|
|
|
pwm_freq_hz = 200;
|
|
|
|
DRM_DEBUG_KMS("default backlight frequency %u Hz\n",
|
|
|
|
pwm_freq_hz);
|
2015-09-04 20:55:14 +07:00
|
|
|
}
|
|
|
|
|
2015-09-14 18:03:48 +07:00
|
|
|
pwm = panel->backlight.hz_to_pwm(connector, pwm_freq_hz);
|
2015-09-04 20:55:14 +07:00
|
|
|
if (!pwm) {
|
|
|
|
DRM_DEBUG_KMS("backlight frequency conversion failed\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
return pwm;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Note: The setup hooks can't assume pipe is set!
|
2013-11-08 21:49:00 +07:00
|
|
|
*/
|
2014-06-24 22:27:40 +07:00
|
|
|
static u32 get_backlight_min_vbt(struct intel_connector *connector)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2014-06-24 22:27:40 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2014-11-05 19:46:31 +07:00
|
|
|
int min;
|
2014-06-24 22:27:40 +07:00
|
|
|
|
|
|
|
WARN_ON(panel->backlight.max == 0);
|
|
|
|
|
2014-11-05 19:46:31 +07:00
|
|
|
/*
|
|
|
|
* XXX: If the vbt value is 255, it makes min equal to max, which leads
|
|
|
|
* to problems. There are such machines out there. Either our
|
|
|
|
* interpretation is wrong or the vbt has bogus data. Or both. Safeguard
|
|
|
|
* against this by letting the minimum be at most (arbitrarily chosen)
|
|
|
|
* 25% of the max.
|
|
|
|
*/
|
|
|
|
min = clamp_t(int, dev_priv->vbt.backlight.min_brightness, 0, 64);
|
|
|
|
if (min != dev_priv->vbt.backlight.min_brightness) {
|
|
|
|
DRM_DEBUG_KMS("clamping VBT min backlight %d/255 to %d/255\n",
|
|
|
|
dev_priv->vbt.backlight.min_brightness, min);
|
|
|
|
}
|
|
|
|
|
2014-06-24 22:27:40 +07:00
|
|
|
/* vbt value is a coefficient in range [0..255] */
|
2014-11-05 19:46:31 +07:00
|
|
|
return scale(min, 0, 255, 0, panel->backlight.max);
|
2014-06-24 22:27:40 +07:00
|
|
|
}
|
|
|
|
|
2015-09-04 20:55:13 +07:00
|
|
|
static int lpt_setup_backlight(struct intel_connector *connector, enum pipe unused)
|
2011-08-12 17:11:33 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-14 21:17:41 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
u32 pch_ctl1, pch_ctl2, val;
|
|
|
|
|
|
|
|
pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
|
|
|
|
panel->backlight.active_low_pwm = pch_ctl1 & BLM_PCH_POLARITY;
|
|
|
|
|
|
|
|
pch_ctl2 = I915_READ(BLC_PWM_PCH_CTL2);
|
|
|
|
panel->backlight.max = pch_ctl2 >> 16;
|
2015-09-04 20:55:14 +07:00
|
|
|
|
|
|
|
if (!panel->backlight.max)
|
|
|
|
panel->backlight.max = get_backlight_max_vbt(connector);
|
|
|
|
|
2013-11-14 21:17:41 +07:00
|
|
|
if (!panel->backlight.max)
|
|
|
|
return -ENODEV;
|
|
|
|
|
2014-06-24 22:27:40 +07:00
|
|
|
panel->backlight.min = get_backlight_min_vbt(connector);
|
|
|
|
|
2015-09-04 20:55:13 +07:00
|
|
|
val = lpt_get_backlight(connector);
|
2013-11-14 21:17:41 +07:00
|
|
|
panel->backlight.level = intel_panel_compute_brightness(connector, val);
|
|
|
|
|
|
|
|
panel->backlight.enabled = (pch_ctl1 & BLM_PCH_PWM_ENABLE) &&
|
|
|
|
panel->backlight.level != 0;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-11-07 16:16:02 +07:00
|
|
|
static int pch_setup_backlight(struct intel_connector *connector, enum pipe unused)
|
2013-11-08 21:48:56 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:56 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2013-11-08 21:49:02 +07:00
|
|
|
u32 cpu_ctl2, pch_ctl1, pch_ctl2, val;
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2013-11-08 21:49:02 +07:00
|
|
|
pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
|
|
|
|
panel->backlight.active_low_pwm = pch_ctl1 & BLM_PCH_POLARITY;
|
|
|
|
|
|
|
|
pch_ctl2 = I915_READ(BLC_PWM_PCH_CTL2);
|
|
|
|
panel->backlight.max = pch_ctl2 >> 16;
|
2015-09-04 20:55:14 +07:00
|
|
|
|
|
|
|
if (!panel->backlight.max)
|
|
|
|
panel->backlight.max = get_backlight_max_vbt(connector);
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
if (!panel->backlight.max)
|
|
|
|
return -ENODEV;
|
|
|
|
|
2014-06-24 22:27:40 +07:00
|
|
|
panel->backlight.min = get_backlight_min_vbt(connector);
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
val = pch_get_backlight(connector);
|
|
|
|
panel->backlight.level = intel_panel_compute_brightness(connector, val);
|
|
|
|
|
2013-11-08 21:49:02 +07:00
|
|
|
cpu_ctl2 = I915_READ(BLC_PWM_CPU_CTL2);
|
|
|
|
panel->backlight.enabled = (cpu_ctl2 & BLM_PWM_ENABLE) &&
|
|
|
|
(pch_ctl1 & BLM_PCH_PWM_ENABLE) && panel->backlight.level != 0;
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-11-07 16:16:02 +07:00
|
|
|
static int i9xx_setup_backlight(struct intel_connector *connector, enum pipe unused)
|
2013-11-08 21:48:56 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:56 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2013-11-08 21:49:02 +07:00
|
|
|
u32 ctl, val;
|
|
|
|
|
|
|
|
ctl = I915_READ(BLC_PWM_CTL);
|
|
|
|
|
2015-12-18 15:51:35 +07:00
|
|
|
if (IS_GEN2(dev_priv) || IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
|
2013-11-08 21:49:02 +07:00
|
|
|
panel->backlight.combination_mode = ctl & BLM_LEGACY_MODE;
|
|
|
|
|
2015-12-18 15:51:35 +07:00
|
|
|
if (IS_PINEVIEW(dev_priv))
|
2013-11-08 21:49:02 +07:00
|
|
|
panel->backlight.active_low_pwm = ctl & BLM_POLARITY_PNV;
|
|
|
|
|
|
|
|
panel->backlight.max = ctl >> 17;
|
2015-09-04 20:55:14 +07:00
|
|
|
|
|
|
|
if (!panel->backlight.max) {
|
|
|
|
panel->backlight.max = get_backlight_max_vbt(connector);
|
|
|
|
panel->backlight.max >>= 1;
|
|
|
|
}
|
2013-11-08 21:48:56 +07:00
|
|
|
|
|
|
|
if (!panel->backlight.max)
|
|
|
|
return -ENODEV;
|
|
|
|
|
2015-09-04 20:55:14 +07:00
|
|
|
if (panel->backlight.combination_mode)
|
|
|
|
panel->backlight.max *= 0xff;
|
|
|
|
|
2014-06-24 22:27:40 +07:00
|
|
|
panel->backlight.min = get_backlight_min_vbt(connector);
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
val = i9xx_get_backlight(connector);
|
|
|
|
panel->backlight.level = intel_panel_compute_brightness(connector, val);
|
|
|
|
|
2013-11-08 21:49:02 +07:00
|
|
|
panel->backlight.enabled = panel->backlight.level != 0;
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-11-07 16:16:02 +07:00
|
|
|
static int i965_setup_backlight(struct intel_connector *connector, enum pipe unused)
|
2013-11-08 21:48:56 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:56 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2013-11-08 21:49:02 +07:00
|
|
|
u32 ctl, ctl2, val;
|
|
|
|
|
|
|
|
ctl2 = I915_READ(BLC_PWM_CTL2);
|
|
|
|
panel->backlight.combination_mode = ctl2 & BLM_COMBINATION_MODE;
|
|
|
|
panel->backlight.active_low_pwm = ctl2 & BLM_POLARITY_I965;
|
|
|
|
|
|
|
|
ctl = I915_READ(BLC_PWM_CTL);
|
|
|
|
panel->backlight.max = ctl >> 16;
|
2015-09-04 20:55:14 +07:00
|
|
|
|
|
|
|
if (!panel->backlight.max)
|
|
|
|
panel->backlight.max = get_backlight_max_vbt(connector);
|
2013-11-08 21:48:56 +07:00
|
|
|
|
|
|
|
if (!panel->backlight.max)
|
|
|
|
return -ENODEV;
|
|
|
|
|
2015-09-04 20:55:14 +07:00
|
|
|
if (panel->backlight.combination_mode)
|
|
|
|
panel->backlight.max *= 0xff;
|
|
|
|
|
2014-06-24 22:27:40 +07:00
|
|
|
panel->backlight.min = get_backlight_min_vbt(connector);
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
val = i9xx_get_backlight(connector);
|
|
|
|
panel->backlight.level = intel_panel_compute_brightness(connector, val);
|
|
|
|
|
2013-11-08 21:49:02 +07:00
|
|
|
panel->backlight.enabled = (ctl2 & BLM_PWM_ENABLE) &&
|
|
|
|
panel->backlight.level != 0;
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-11-07 16:16:02 +07:00
|
|
|
static int vlv_setup_backlight(struct intel_connector *connector, enum pipe pipe)
|
2013-11-08 21:48:56 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:56 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
2013-11-08 21:49:02 +07:00
|
|
|
u32 ctl, ctl2, val;
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2014-11-07 16:16:02 +07:00
|
|
|
if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
ctl2 = I915_READ(VLV_BLC_PWM_CTL2(pipe));
|
2013-11-08 21:49:02 +07:00
|
|
|
panel->backlight.active_low_pwm = ctl2 & BLM_POLARITY_I965;
|
|
|
|
|
2014-11-07 16:16:02 +07:00
|
|
|
ctl = I915_READ(VLV_BLC_PWM_CTL(pipe));
|
2013-11-08 21:49:02 +07:00
|
|
|
panel->backlight.max = ctl >> 16;
|
2015-09-04 20:55:14 +07:00
|
|
|
|
|
|
|
if (!panel->backlight.max)
|
|
|
|
panel->backlight.max = get_backlight_max_vbt(connector);
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
if (!panel->backlight.max)
|
|
|
|
return -ENODEV;
|
|
|
|
|
2014-06-24 22:27:40 +07:00
|
|
|
panel->backlight.min = get_backlight_min_vbt(connector);
|
|
|
|
|
2015-12-18 15:51:35 +07:00
|
|
|
val = _vlv_get_backlight(dev_priv, pipe);
|
2013-11-08 21:48:56 +07:00
|
|
|
panel->backlight.level = intel_panel_compute_brightness(connector, val);
|
|
|
|
|
2013-11-08 21:49:02 +07:00
|
|
|
panel->backlight.enabled = (ctl2 & BLM_PWM_ENABLE) &&
|
|
|
|
panel->backlight.level != 0;
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-05-05 16:21:56 +07:00
|
|
|
static int
|
|
|
|
bxt_setup_backlight(struct intel_connector *connector, enum pipe unused)
|
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2015-05-05 16:21:56 +07:00
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
u32 pwm_ctl, val;
|
|
|
|
|
2015-10-01 00:04:57 +07:00
|
|
|
/*
|
|
|
|
* For BXT hard coding the Backlight controller to 0.
|
|
|
|
* TODO : Read the controller value from VBT and generalize
|
|
|
|
*/
|
|
|
|
panel->backlight.controller = 0;
|
2015-05-05 16:21:56 +07:00
|
|
|
|
2015-10-01 00:04:57 +07:00
|
|
|
pwm_ctl = I915_READ(BXT_BLC_PWM_CTL(panel->backlight.controller));
|
|
|
|
|
|
|
|
/* Keeping the check if controller 1 is to be programmed.
|
|
|
|
* This will come into affect once the VBT parsing
|
|
|
|
* is fixed for controller selection, and controller 1 is used
|
|
|
|
* for a prticular display configuration.
|
|
|
|
*/
|
|
|
|
if (panel->backlight.controller == 1) {
|
|
|
|
val = I915_READ(UTIL_PIN_CTL);
|
|
|
|
panel->backlight.util_pin_active_low =
|
|
|
|
val & UTIL_PIN_POLARITY;
|
|
|
|
}
|
|
|
|
|
|
|
|
panel->backlight.active_low_pwm = pwm_ctl & BXT_BLC_PWM_POLARITY;
|
|
|
|
panel->backlight.max =
|
|
|
|
I915_READ(BXT_BLC_PWM_FREQ(panel->backlight.controller));
|
2015-09-04 20:55:14 +07:00
|
|
|
|
|
|
|
if (!panel->backlight.max)
|
|
|
|
panel->backlight.max = get_backlight_max_vbt(connector);
|
|
|
|
|
2015-05-05 16:21:56 +07:00
|
|
|
if (!panel->backlight.max)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
val = bxt_get_backlight(connector);
|
|
|
|
panel->backlight.level = intel_panel_compute_brightness(connector, val);
|
|
|
|
|
|
|
|
panel->backlight.enabled = (pwm_ctl & BXT_BLC_PWM_ENABLE) &&
|
|
|
|
panel->backlight.level != 0;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-06-26 16:02:10 +07:00
|
|
|
static int pwm_setup_backlight(struct intel_connector *connector,
|
|
|
|
enum pipe pipe)
|
|
|
|
{
|
|
|
|
struct drm_device *dev = connector->base.dev;
|
|
|
|
struct intel_panel *panel = &connector->panel;
|
|
|
|
int retval;
|
|
|
|
|
|
|
|
/* Get the PWM chip for backlight control */
|
|
|
|
panel->backlight.pwm = pwm_get(dev->dev, "pwm_backlight");
|
|
|
|
if (IS_ERR(panel->backlight.pwm)) {
|
|
|
|
DRM_ERROR("Failed to own the pwm chip\n");
|
|
|
|
panel->backlight.pwm = NULL;
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2016-04-15 02:17:35 +07:00
|
|
|
/*
|
|
|
|
* FIXME: pwm_apply_args() should be removed when switching to
|
|
|
|
* the atomic PWM API.
|
|
|
|
*/
|
|
|
|
pwm_apply_args(panel->backlight.pwm);
|
|
|
|
|
2015-06-26 16:02:10 +07:00
|
|
|
retval = pwm_config(panel->backlight.pwm, CRC_PMIC_PWM_PERIOD_NS,
|
|
|
|
CRC_PMIC_PWM_PERIOD_NS);
|
|
|
|
if (retval < 0) {
|
|
|
|
DRM_ERROR("Failed to configure the pwm chip\n");
|
|
|
|
pwm_put(panel->backlight.pwm);
|
|
|
|
panel->backlight.pwm = NULL;
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
|
|
|
panel->backlight.min = 0; /* 0% */
|
|
|
|
panel->backlight.max = 100; /* 100% */
|
|
|
|
panel->backlight.level = DIV_ROUND_UP(
|
|
|
|
pwm_get_duty_cycle(panel->backlight.pwm) * 100,
|
|
|
|
CRC_PMIC_PWM_PERIOD_NS);
|
|
|
|
panel->backlight.enabled = panel->backlight.level != 0;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-11-07 16:16:02 +07:00
|
|
|
int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe)
|
2011-08-12 17:11:33 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->dev);
|
2013-11-08 21:48:53 +07:00
|
|
|
struct intel_connector *intel_connector = to_intel_connector(connector);
|
2013-11-08 21:48:54 +07:00
|
|
|
struct intel_panel *panel = &intel_connector->panel;
|
2013-11-08 21:48:56 +07:00
|
|
|
int ret;
|
2013-11-08 21:48:53 +07:00
|
|
|
|
2014-04-09 15:31:37 +07:00
|
|
|
if (!dev_priv->vbt.backlight.present) {
|
2014-07-04 06:27:50 +07:00
|
|
|
if (dev_priv->quirks & QUIRK_BACKLIGHT_PRESENT) {
|
|
|
|
DRM_DEBUG_KMS("no backlight present per VBT, but present per quirk\n");
|
|
|
|
} else {
|
|
|
|
DRM_DEBUG_KMS("no backlight present per VBT\n");
|
|
|
|
return 0;
|
|
|
|
}
|
2014-04-09 15:31:37 +07:00
|
|
|
}
|
|
|
|
|
2015-09-14 18:03:48 +07:00
|
|
|
/* ensure intel_panel has been initialized first */
|
|
|
|
if (WARN_ON(!panel->backlight.setup))
|
|
|
|
return -ENODEV;
|
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
/* set level and max in panel struct */
|
2014-09-15 19:35:09 +07:00
|
|
|
mutex_lock(&dev_priv->backlight_lock);
|
2015-09-14 18:03:48 +07:00
|
|
|
ret = panel->backlight.setup(intel_connector, pipe);
|
2014-09-15 19:35:09 +07:00
|
|
|
mutex_unlock(&dev_priv->backlight_lock);
|
2013-11-08 21:48:56 +07:00
|
|
|
|
|
|
|
if (ret) {
|
|
|
|
DRM_DEBUG_KMS("failed to setup backlight for connector %s\n",
|
2014-06-03 18:56:17 +07:00
|
|
|
connector->name);
|
2013-11-08 21:48:56 +07:00
|
|
|
return ret;
|
|
|
|
}
|
2013-11-08 21:48:53 +07:00
|
|
|
|
2013-11-08 21:48:55 +07:00
|
|
|
panel->backlight.present = true;
|
|
|
|
|
2014-11-07 20:19:46 +07:00
|
|
|
DRM_DEBUG_KMS("Connector %s backlight initialized, %s, brightness %u/%u\n",
|
|
|
|
connector->name,
|
2013-11-08 21:49:01 +07:00
|
|
|
panel->backlight.enabled ? "enabled" : "disabled",
|
2014-11-07 20:19:46 +07:00
|
|
|
panel->backlight.level, panel->backlight.max);
|
2013-11-08 21:49:01 +07:00
|
|
|
|
2011-08-12 17:11:33 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-11-08 21:48:53 +07:00
|
|
|
void intel_panel_destroy_backlight(struct drm_connector *connector)
|
2011-08-12 17:11:33 +07:00
|
|
|
{
|
2013-11-08 21:48:53 +07:00
|
|
|
struct intel_connector *intel_connector = to_intel_connector(connector);
|
2013-11-08 21:48:55 +07:00
|
|
|
struct intel_panel *panel = &intel_connector->panel;
|
2013-11-08 21:48:53 +07:00
|
|
|
|
2015-06-26 16:02:10 +07:00
|
|
|
/* dispose of the pwm */
|
|
|
|
if (panel->backlight.pwm)
|
|
|
|
pwm_put(panel->backlight.pwm);
|
|
|
|
|
2013-11-08 21:48:55 +07:00
|
|
|
panel->backlight.present = false;
|
2011-08-12 17:11:33 +07:00
|
|
|
}
|
2012-10-19 18:51:49 +07:00
|
|
|
|
2013-11-08 21:48:56 +07:00
|
|
|
/* Set up chip specific backlight functions */
|
2015-09-14 18:03:48 +07:00
|
|
|
static void
|
|
|
|
intel_panel_init_backlight_funcs(struct intel_panel *panel)
|
2013-11-08 21:48:56 +07:00
|
|
|
{
|
2015-12-18 15:51:35 +07:00
|
|
|
struct intel_connector *connector =
|
2015-09-14 18:03:48 +07:00
|
|
|
container_of(panel, struct intel_connector, panel);
|
2015-12-18 15:51:35 +07:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
|
2013-11-08 21:48:56 +07:00
|
|
|
|
2015-12-18 15:51:35 +07:00
|
|
|
if (IS_BROXTON(dev_priv)) {
|
2015-09-14 18:03:48 +07:00
|
|
|
panel->backlight.setup = bxt_setup_backlight;
|
|
|
|
panel->backlight.enable = bxt_enable_backlight;
|
|
|
|
panel->backlight.disable = bxt_disable_backlight;
|
|
|
|
panel->backlight.set = bxt_set_backlight;
|
|
|
|
panel->backlight.get = bxt_get_backlight;
|
2015-12-01 15:23:50 +07:00
|
|
|
panel->backlight.hz_to_pwm = bxt_hz_to_pwm;
|
2015-12-18 15:51:35 +07:00
|
|
|
} else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_SPT(dev_priv)) {
|
2015-09-14 18:03:48 +07:00
|
|
|
panel->backlight.setup = lpt_setup_backlight;
|
|
|
|
panel->backlight.enable = lpt_enable_backlight;
|
|
|
|
panel->backlight.disable = lpt_disable_backlight;
|
|
|
|
panel->backlight.set = lpt_set_backlight;
|
|
|
|
panel->backlight.get = lpt_get_backlight;
|
2015-12-18 15:51:35 +07:00
|
|
|
if (HAS_PCH_LPT(dev_priv))
|
2015-09-14 18:03:48 +07:00
|
|
|
panel->backlight.hz_to_pwm = lpt_hz_to_pwm;
|
2015-09-04 20:55:14 +07:00
|
|
|
else
|
2015-09-14 18:03:48 +07:00
|
|
|
panel->backlight.hz_to_pwm = spt_hz_to_pwm;
|
2015-12-18 15:51:35 +07:00
|
|
|
} else if (HAS_PCH_SPLIT(dev_priv)) {
|
2015-09-14 18:03:48 +07:00
|
|
|
panel->backlight.setup = pch_setup_backlight;
|
|
|
|
panel->backlight.enable = pch_enable_backlight;
|
|
|
|
panel->backlight.disable = pch_disable_backlight;
|
|
|
|
panel->backlight.set = pch_set_backlight;
|
|
|
|
panel->backlight.get = pch_get_backlight;
|
|
|
|
panel->backlight.hz_to_pwm = pch_hz_to_pwm;
|
2015-12-18 15:51:35 +07:00
|
|
|
} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
|
2016-03-16 17:43:33 +07:00
|
|
|
if (connector->base.connector_type == DRM_MODE_CONNECTOR_DSI) {
|
2015-09-14 18:03:48 +07:00
|
|
|
panel->backlight.setup = pwm_setup_backlight;
|
|
|
|
panel->backlight.enable = pwm_enable_backlight;
|
|
|
|
panel->backlight.disable = pwm_disable_backlight;
|
|
|
|
panel->backlight.set = pwm_set_backlight;
|
|
|
|
panel->backlight.get = pwm_get_backlight;
|
2015-06-26 16:02:10 +07:00
|
|
|
} else {
|
2015-09-14 18:03:48 +07:00
|
|
|
panel->backlight.setup = vlv_setup_backlight;
|
|
|
|
panel->backlight.enable = vlv_enable_backlight;
|
|
|
|
panel->backlight.disable = vlv_disable_backlight;
|
|
|
|
panel->backlight.set = vlv_set_backlight;
|
|
|
|
panel->backlight.get = vlv_get_backlight;
|
|
|
|
panel->backlight.hz_to_pwm = vlv_hz_to_pwm;
|
2015-06-26 16:02:10 +07:00
|
|
|
}
|
2015-12-18 15:51:35 +07:00
|
|
|
} else if (IS_GEN4(dev_priv)) {
|
2015-09-14 18:03:48 +07:00
|
|
|
panel->backlight.setup = i965_setup_backlight;
|
|
|
|
panel->backlight.enable = i965_enable_backlight;
|
|
|
|
panel->backlight.disable = i965_disable_backlight;
|
|
|
|
panel->backlight.set = i9xx_set_backlight;
|
|
|
|
panel->backlight.get = i9xx_get_backlight;
|
|
|
|
panel->backlight.hz_to_pwm = i965_hz_to_pwm;
|
2013-11-08 21:48:56 +07:00
|
|
|
} else {
|
2015-09-14 18:03:48 +07:00
|
|
|
panel->backlight.setup = i9xx_setup_backlight;
|
|
|
|
panel->backlight.enable = i9xx_enable_backlight;
|
|
|
|
panel->backlight.disable = i9xx_disable_backlight;
|
|
|
|
panel->backlight.set = i9xx_set_backlight;
|
|
|
|
panel->backlight.get = i9xx_get_backlight;
|
|
|
|
panel->backlight.hz_to_pwm = i9xx_hz_to_pwm;
|
2013-11-08 21:48:56 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-19 18:51:50 +07:00
|
|
|
int intel_panel_init(struct intel_panel *panel,
|
2014-02-11 15:56:36 +07:00
|
|
|
struct drm_display_mode *fixed_mode,
|
|
|
|
struct drm_display_mode *downclock_mode)
|
2012-10-19 18:51:49 +07:00
|
|
|
{
|
2015-09-14 18:03:48 +07:00
|
|
|
intel_panel_init_backlight_funcs(panel);
|
|
|
|
|
2012-10-19 18:51:50 +07:00
|
|
|
panel->fixed_mode = fixed_mode;
|
2014-02-11 15:56:36 +07:00
|
|
|
panel->downclock_mode = downclock_mode;
|
2012-10-19 18:51:50 +07:00
|
|
|
|
2012-10-19 18:51:49 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void intel_panel_fini(struct intel_panel *panel)
|
|
|
|
{
|
2012-10-19 18:51:50 +07:00
|
|
|
struct intel_connector *intel_connector =
|
|
|
|
container_of(panel, struct intel_connector, panel);
|
|
|
|
|
|
|
|
if (panel->fixed_mode)
|
|
|
|
drm_mode_destroy(intel_connector->base.dev, panel->fixed_mode);
|
2013-12-10 15:07:36 +07:00
|
|
|
|
|
|
|
if (panel->downclock_mode)
|
|
|
|
drm_mode_destroy(intel_connector->base.dev,
|
|
|
|
panel->downclock_mode);
|
2012-10-19 18:51:49 +07:00
|
|
|
}
|
2014-11-07 20:19:46 +07:00
|
|
|
|
|
|
|
void intel_backlight_register(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
struct intel_connector *connector;
|
|
|
|
|
2015-12-16 17:48:16 +07:00
|
|
|
for_each_intel_connector(dev, connector)
|
2014-11-07 20:19:46 +07:00
|
|
|
intel_backlight_device_register(connector);
|
|
|
|
}
|
|
|
|
|
|
|
|
void intel_backlight_unregister(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
struct intel_connector *connector;
|
|
|
|
|
2015-12-16 17:48:16 +07:00
|
|
|
for_each_intel_connector(dev, connector)
|
2014-11-07 20:19:46 +07:00
|
|
|
intel_backlight_device_unregister(connector);
|
|
|
|
}
|